Archives and Documentation Center
Digital Archives

SIMDify :|framework for application specific SIMD-processing with RISC-V scalar instruction set

Show simple item record

dc.contributor Graduate Program in Systems and Control Engineering.
dc.contributor.advisor Yurdakul, Arda.
dc.contributor.author Şarkışla, Mehmet Alp.
dc.date.accessioned 2023-03-16T11:35:00Z
dc.date.available 2023-03-16T11:35:00Z
dc.date.issued 2021.
dc.identifier.other SCO 2021 S37
dc.identifier.uri http://digitalarchive.boun.edu.tr/handle/123456789/15679
dc.description.abstract Most of the hardware accelerators communicate with the processor via custom instructions. Since custom instructions are not standardized, each accelerator requires a di erent compiler and user code, which can be a tedious process for the user. To reduce the user burden, we propose a parallel programming framework called SIMDify, which generates single-instruction-multiple-data (SIMD) processors that can achieve SIMD processing without using custom instructions. SIMDify takes an application machine code compiled for scalar RISC-V ISA and simulates it to determine the SIMD processing regions. Then, SIMDify con gures and generates the application-speciffic SIMD processor that executes scalar RISC-V instructions concurrently on the SIMD datapath. SIMD processor consists of a single master and multiple slave processing elements (PE). Slaves focus on SIMD level tasks, whereas the master is responsible for the central control. Proposed architecture is the first SIMD capable RISC-V processor designed in HLS and can operate with a faster clock frequency than the existing SISD RISC-V HLS cores. SIMDify relieves the user from using custom instructions with rigid programming models and o ers a exible solution. The processor is designed and tested in Vivado High Level Synthesis 19.2. It operates at 78 MHz on Zynq Zedboard FPGA. Master PE uses 5% and each slave uses 3.5% of FPGA resources. Test results show that execution time can be improved by 8.5x with 9 slaves and 19x with 29 slaves.
dc.format.extent 30 cm.
dc.publisher Thesis (M.S.) - Bogazici University. Institute for Graduate Studies in Science and Engineering, 2021.
dc.subject.lcsh SIMD (Computer architecture).
dc.subject.lcsh Reduced instruction set computers.
dc.title SIMDify :|framework for application specific SIMD-processing with RISC-V scalar instruction set
dc.format.pages xvii, 77 leaves ;


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Digital Archive


Browse

My Account