dc.contributor |
Ph.D. Program in Electrical and Electronic Engineering. |
|
dc.contributor.advisor |
Dündar, Günhan, |
|
dc.contributor.author |
Unutulmaz, Ahmet. |
|
dc.date.accessioned |
2023-03-16T10:25:11Z |
|
dc.date.available |
2023-03-16T10:25:11Z |
|
dc.date.issued |
2015. |
|
dc.identifier.other |
EE 2015 U58 PhD |
|
dc.identifier.uri |
http://digitalarchive.boun.edu.tr/handle/123456789/13123 |
|
dc.description.abstract |
This thesis presents the layout description script (LDS) which is suitable to be used within a template synthesizing layout aware circuit synthesis loop. LDS is a hybrid programming language supporting both sequential and constraint programming capabilities. Through constraint programming, representations used in the layout optimizers may be converted to LDS which enables the integration of LDS with layout optimizers. The language allows to code not only static devices but also parametrized device generators. LDS is compared with available layout representations and code samples are given to highlight the superiority of LDS over sequential programming. An integrated development environment to code LDS, capable of keyword highlighting and syntax checking, is built and some screen shots are shared. A tool is coded to extract an LDS template from an expert drawn layout and sample templates and their instances are shown. A sequential convex programming based methodology is developed and used to minimize the layout area, which is shown to be a convex function of the layout width and height under realistic assumption. Thus, the area of an LDS template may be e ciently minimized which increases the exibility of an LDS template. |
|
dc.format.extent |
30 cm. |
|
dc.publisher |
Thesis (Ph.D.) - Bogazici University. Institute for Graduate Studies in Science and Engineering, 2015. |
|
dc.subject.lcsh |
Analog electronic systems. |
|
dc.title |
Enhanced layout-aware circuit / ststem synthesis |
|
dc.format.pages |
xviii, 126 leaves ; |
|