Archives and Documentation Center
Digital Archives

Automatic datapath and controller generation for reconfigurable ASIP

Show simple item record

dc.contributor Graduate Program in Electrical and Electronic Engineering.
dc.contributor.advisor Cerid, Ömer.
dc.contributor.advisor Yurdakul, Arda.
dc.contributor.author Çulha, Ender.
dc.date.accessioned 2023-03-16T10:18:18Z
dc.date.available 2023-03-16T10:18:18Z
dc.date.issued 2013.
dc.identifier.other EE 2013 C85
dc.identifier.uri http://digitalarchive.boun.edu.tr/handle/123456789/12846
dc.description.abstract The need for complex designs that meet the desired application speci c criteria and time-to-market pressure increase the importance of High Level Synthesis (HLS) tools, which take high level behavioral representation of the desired functionality as the input and generate HDL description of hardware at RTL level for FPGA or ASIC targets. FPGAs are getting more popular than ASICs and microprocessors due to their architectural exibility, on-site upgradability and computing power. In this thesis, an HLS tool for FPGAs is proposed. This tool has the following capabilities: (i) generation of optimized RTL which consists of datapath and its controller. To achieve this, the tool extracts the clock period of the optimized RTL by using the optimization results and the delay models of the arithmetic operators. (ii) generation of Golden RTL where there is no optimization and resource sharing on the datapath. (iii) estimation of delay and area of the generated RTL speci cations by using the estimation models. This tool is integrated in RH(+) Design Automation Framework. The generated RTLs are tested in Xilinx Spartan-3 FPGA. The estimated delay and area of both the Golden RTL and Optimized RTL generated by the tool are compared with the results of Xilinx ISE tool set for di erent input applications.|Keywords : Microprocessors, Computer aided automation, Design automation, Hardware, HDL, VHDL, Electronic circuits, FPGA, Computer softwares, Computer arithmetic
dc.format.extent 30 cm.
dc.publisher Thesis (M.S.) - Bogazici University. Institute for Graduate Studies in Science and Engineering, 2013.
dc.subject.lcsh Microprocessors.
dc.subject.lcsh Computer-aided design.
dc.subject.lcsh Electronic circuits.
dc.subject.lcsh Computer software.
dc.subject.lcsh Computer arithmetic.
dc.subject.lcsh VHDL (Computer hardware description language)
dc.subject.lcsh Computer hardware description languages.
dc.subject.lcsh Field programmable gate arrays.
dc.title Automatic datapath and controller generation for reconfigurable ASIP
dc.format.pages xxvii, 216 leaves ;


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Digital Archive


Browse

My Account