Archives and Documentation Center
Digital Archives

FPMA design in submicron technologies with digital error correction

Show simple item record

dc.contributor Graduate Program in Electrical and Electronic Engineering.
dc.contributor.advisor Başkaya, Faik.
dc.contributor.author Kara, İsmail.
dc.date.accessioned 2023-03-16T10:18:15Z
dc.date.available 2023-03-16T10:18:15Z
dc.date.issued 2013.
dc.identifier.other EE 2013 K36
dc.identifier.uri http://digitalarchive.boun.edu.tr/handle/123456789/12841
dc.description.abstract The trend in VLSI systems towards System-On-Chip (SOC) leads to integration of digital and analog circuits on a single chip. The communication between the digital and analog blocks is employed by A/D and D/A converters. Also, digital error correction with the urge of submicron technologies is mostly used in these converters to achieve desired resolution, linearity, speed and low power. In this thesis, eld programmable digital and analog array architectures and their applications are introduced. Digitally assisted architecture types for A/D and D/A converters are demonstrated and best suited architectures for TSMC 90nm technology are chosen. An 8-bit 1GSample/s current steering based DAC design is realized in TSMC 90nm technology. A self calibration technique is applied to the DAC as a digital error correction scheme. The performance improvement of the DAC after digital error correction is observed and the results are obtained using Mentor Graphics software tools and MATLAB.|Keywords : Digital error correction, Analog integrated circuits
dc.format.extent 30 cm.
dc.publisher Thesis (M.S.) - Bogazici University. Institute for Graduate Studies in Science and Engineering, 2013.
dc.subject.lcsh Linear integrated circuits .
dc.title FPMA design in submicron technologies with digital error correction
dc.format.pages xvi 74 leaves ;


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Digital Archive


Browse

My Account