Archives and Documentation Center
Digital Archives

A synthesizable core generator design in VHDL for the motorola 68XXX family of microprocessors

Show simple item record

dc.contributor Graduate Program in Electrical and Electronic Engineering.
dc.contributor.advisor Cerid, Ömer..
dc.contributor.author Bürümcek, Alper.
dc.date.accessioned 2023-03-16T10:16:46Z
dc.date.available 2023-03-16T10:16:46Z
dc.date.issued 2005.
dc.identifier.other EE 2005 B87
dc.identifier.uri http://digitalarchive.boun.edu.tr/handle/123456789/12654
dc.description.abstract The goal of this project is to implement a core generetor to create a Motorola68000 op-code compatible microprocessor capable of being synthesized using FPGA. The CPU is specified fully in VHDL and is designed to emulate the functionality of theMC68000 in terms of instruction set decoding, operand addressing and bus operation.The ultimate target device is fully enhanced, self testing, memory and cache optimized,improved version of the Motorola 68000 microprocessor. The core generator is to be fully automatic without any need of editing the VHDL code created. The core generatoris to be functional, effective and modular for using with any microprocessor design. Asa result of this, a large emphasis has been placed on how to create the microprocessorstructures especially the instruction sets, arithmetic logic units and memory structureusing a core generator.
dc.format.extent 30cm.
dc.publisher Thesis (M.S)-Bogazici University.Institute for Graduate Studies in Science and Engineering, 2005.
dc.subject.lcsh Microprocessors.
dc.title A synthesizable core generator design in VHDL for the motorola 68XXX family of microprocessors
dc.format.pages xiii, 96 leaves;


Files in this item

This item appears in the following Collection(s)

Show simple item record

Search Digital Archive


Browse

My Account