# DESIGN OF NEGATIVE GROUP DELAY CIRCUITS WITH MOS-ONLY APPLICATIONS 

by<br>Onat Baloğlu<br>B.S., Electrical and Electronics Engineering, Boğaziçi University, 2019

Submitted to the Institute for Graduate Studies in
Science and Engineering in partial fulfillment of the requirements for the degree of Master of Science

## ACKNOWLEDGEMENTS

I would like to thank to my supervisor Prof. Oğuzhan Çiçekoğlu for his guidance, motivation, valuable contributions and patience throughout the study.

I am also thankful to Prof. Gunhan Dundar and Assoc. Prof. Norbert Herencsar as being part of the evaluation committee of this thesis.

In the duration of the study, my chief engineers and my workmates in Information Technologies Institute (BTE) I worked with at the Informatics and Information Security Research Center (TUBITAK, BILGEM), helped me with rich technical support and correlate the academic study with the industrial works.

Finally, I want to also thank to my family and my true friends for supporting me loving me no matter what and helping me stay strong in the process of my study for this thesis.


#### Abstract

\title{ DESIGN OF NEGATIVE GROUP DELAY CIRCUITS WITH MOS-ONLY APPLICATIONS }

Physical size, design flexibility, noise, signal attenuation, and distortion are a few of the issues that arise in the design of analog electrical circuits. Additionally, a major difficulty with electronic systems is their time delay, particularly when high order filters are present. The literature, especially in the last 10 years, provides a variety of applications for negative group delay (NGD) implemented with electronic circuits as well as mathematical models to address that issue. The signal amplification and the group delay linearity are the major design parameters for the NGD that is employed to achieve low distortion at the output. A flexible NGD design and the operation range of the NGD circuit is additionally required to expand the application area.

In this thesis, active NGD circuits based on MOSFETs to decrease the physical size of the design using Current Feedback Operational Amplifier (CFOA), Operational Transconductance Amplifier (OTA-C) based voltage mode and transimpedance-mode NGD circuits have been designed. Moreover, a mathematical approach to design such analog electronic circuits have been demonstrated. The relation of the NGD frequency operation range and NGD value is presented and example designs are demonstrated using well-defined parameters. Along with the calculations and simulation results, an experimental verification is presented in a lab setting. The findings demonstrate that a time advance is possible in a specific frequency range without a direct dependence on the system gain value.


## ÖZET

## MOSFET UYGULAMALARI İLE NEGATİF GRUP GECİKMESİ DEVRE TASARIMLARI

Fiziksel boyut, tasarım esnekliği, gürültü, zayıflama ve bozulma, analog elektrik devrelerinin tasarımında ortaya çıkan sorunlardan birkaçıdır. Ek olarak, elektronik sistemlerle ilgili büyük bir zorluk, özellikle yüksek dereceli filtreler mevcut olduğunda, ortaya çıkan zaman gecikmeleridir. Literatür, özellikle son 10 yılda, elektronik devrelere dayalı negatif grup gecikmesi (NGD) için çeşitli elektronik uygulamalar ve bu konuyu ele almak için matematiksel modeller sunmaktadır. Kuvvetlendirme ve grup gecikme doğrusallı̆̆ı açısından, kullanılan negatif grup gecikmesinin önceki sistemi bozmaması önemlidir. Uygulama alanını genişletmek için ayrıca esnek bir NGD tasarımı ve NGD devresinin uygun çalışma aralığı ${ }_{1}$ gereklidir.

Bu tezde, Akım Geri Beslemeli İşlemsel Yükseltici (CFOA), İşlemsel İletkenlik Yükseltici (OTA-C) tabanlı transempedans modlu NGD devresini kullanarak, tasarımın fiziksel boyutunu küçültmek için MOSFET'lere dayalı aktif NGD devreler tasarlandı. Buna ek olarak böyle bir analog elektronik devre tasarlamak için matematiksel bir yaklaşım sunuldu. NGD frekans çalışma aralığı ve NGD değeri arasındaki ilişki sunularak ve iyi tanımlanmış parametreler ile tasarımlar elde edildi. Hesaplamalar ve simülasyon sonuçlarıyla birlikte, laboratuvar ortamında deneysel bir doğrulama yapıldı. Bulgular, sistem kazanç değerine doğrudan bağımlı olmaksızın belirli bir frekans aralığında bir zaman ilerlemesinin sunulan devreler ile mümkün olduğunu göstermektedir.

## TABLE OF CONTENTS

ACKNOWLEDGEMENTS ..... iii
ABSTRACT ..... iv
ÖZET ..... V
LIST OF FIGURES ..... viii
LIST OF TABLES ..... xii
LIST OF SYMBOLS ..... xiv
LIST OF ACRONYMS/ABBREVIATIONS ..... XV

1. INTRODUCTION ..... 1
1.1. Motivation ..... 1
1.2. Negative Group Delay ..... 1
1.2.1. General Mathematical Model ..... 3
1.2.1.1. Model 1 NGD Operation ..... 5
1.2.1.2. Model 2 NGD Operation ..... 6
1.3. Literature Review ..... 9
1.4. Test Methodology ..... 10
2. CFOA BASED ACTIVE NGD CIRCUITS AND APPLICATIONS ..... 13
2.1. Introduction ..... 13
2.2. Proposed Circuits and Transfer Functions ..... 14
2.2.1. First Order NGD Circuits ..... 14
2.2.2. Second Order NGD Circuits ..... 17
2.3. Design Procedure and Parameters ..... 21
2.4. Test Results ..... 27
3. MOSFET REALIZATION OF THE NGD CIRCUIT ..... 33
3.1. Introduction ..... 33
3.2. Design Procedure and Parameters ..... 34
3.3. Voltage Controllable NGD Circuit ..... 35
3.3.1. Test and Simulation Results ..... 38
4. OTA-C BASED TRANSIMPEDANCE-MODE NGD CIRCUIT ..... 40
4.1. Introduction ..... 40
4.2. Design Procedure and Analysis ..... 41
4.3. Design Example and Simulation Results ..... 48
4.3.1. Audio Processing ..... 55
4.3.1.1. Cross-Correlation and RMSE ..... 56
4.3.2. Mackey-Glass Discrete Time Series Analysis ..... 58
4.3.2.1. Cross-Correlation and RMSE ..... 58
4.3.3. Comparison of Operation Ranges ..... 59
5. EXPERIMENTAL VERIFICATION ..... 61
6. CONCLUSION ..... 66
6.1. Discussion ..... 66
6.2. Possible Future Applications ..... 68
REFERENCES ..... 69
APPENDIX A: AD844AN Spice Model ..... 73
APPENDIX B: Transistor Spice Models ..... 74

## LIST OF FIGURES

Figure 1.1. A phase response example of a basic stable NGD. ..... 4
Figure 1.2. Regions illustrating the group delays for different selection of parameters,
$a_{0}=b_{0}$. ..... 5
Figure 1.3. Regions illustrating the group delays for the second order transfer function, $a_{0}=b_{0}=a_{2}=b_{2}$ ..... 7
Figure 1.4. Regions illustrating the NGD for the second order transfer function for different $a_{0}$ and $b_{0}, a_{2}=b_{2}$. ..... 9
Figure 1.5. Test System Block Diagram ..... 11
Figure 1.6. The outputs of NGDC and LPF with Reconstructed Input Signal. ..... 11
Figure 2.1. CFOA Symbol. ..... 13
Figure 2.2. Proposed Circuit 1 (a) Circuit 2 (b). ..... 15
Figure 2.3. Proposed Circuit 3 (a) Circuit 4 (b). ..... 15
Figure 2.4. Proposed Circuit 5 (a) Circuit 6 (b). ..... 16
Figure 2.5. Proposed Circuit 7 (a) Circuit 8 (b). ..... 17
Figure 2.6. Proposed Circuit 9 (a) Circuit 10 (b) ..... 18
Figure 2.7. Proposed Circuit 11 (a) Circuit 12 (b). ..... 18
Figure 2.8. Proposed Circuit 13 (a) Circuit 14 (b) ..... 19
Figure 2.9. Proposed Circuit 15. ..... 19
Figure 2.10. Circuit 8 Schematic. ..... 21Figure 2.11. Group Delay vs Resistors $@ 100 \mathrm{~Hz}, R_{1}, R_{2}$ and $R_{3}$ swept from $1 \Omega$to $20 \mathrm{k} \Omega, C_{1}=C_{2}=22 \mathrm{nF}$.25

Figure 2.12. AC analysis of the Circuit $8, R_{1}=R_{2} \beta=R_{3}=10 \mathrm{k} \Omega, C_{1}=C_{2}$ is $2.2 \mathrm{nF}, 22 \mathrm{nF}$ and $220 \mathrm{nF}, \beta=0.98$ factor of $R_{2}$ for the stability.26

Figure 2.13. (a) Group delay vs frequency, Calculation and Simulation Result (b) Zoom.27
Figure 2.14. Circuit Schematic for the Test. ..... 28

Figure 2.15. Time domain analysis of the NGDC output with LPF output, $V(\text { out })_{L P F}$ is shown as $V_{i}$ and $V(\text { out })_{N G D C}$ is shown as $V_{o}$ in Figure 2.14.29

Figure 2.16. Time domain analysis of the NGDC output with LPF output, zoomed in $0.025<t<0.04 \mathrm{sec}$, blue is the output of the NGDC.

Figure 2.17. The Single Tone output of the LPF Cross-correlation Calculation, $1705 \mathrm{x} 59.60 \mathrm{~ns}, 101.6 \mu \mathrm{~s}$ NDG on the Output.30

Figure 2.18. Experimental Setup: Time Domain Analysis of the Audio Input and the NGDC output, Blue is the output of the NGDC, with $C_{1}=C_{2}=22 \mathrm{nF}$, Zoomed
Figure 2.19. The Audio input (1s record) and output of the NGDC Cross- correlation Calculation, $1888 \times 59.60 \mathrm{~ns}, 112.5 \mu \mathrm{~s}$ NDG on the Output. ..... 32
Figure 3.1. The Circuit Diagram of the Mos-Realization NGD Application ..... 34
Figure 3.2. The Schematic of the Voltage Controlled NGD Circuit. ..... 36
Figure 3.3. The AC Response, $V_{c}=1.6 \mathrm{~V}, 1.7 \mathrm{~V}, 1.8 \mathrm{~V}$. ..... 38
Figure 3.4. The Phase Response, $V_{c}=1.6 \mathrm{~V}, 1.7 \mathrm{~V}, 1.8 \mathrm{~V}$. ..... 39
Figure 4.1. The OTA Symbol. ..... 41
Figure 4.2. The OTA Based NGD Circuit Schematic. ..... 42
Figure 4.3. The Design of the Circuit with Ideal VCCSs. ..... 44
Figure 4.4. The Schematic of the OTA-C Based NGD ..... 44
Figure 4.5. Alpha vs. Group Delay, with $C=0.1,1,10 \mathrm{nF}$. ..... 48
Figure 4.6. Simulated (a) magnitude and phase-frequency responses, (b) Transimpedance magnitude gain and group delay-frequency responses for $C=1 \mathrm{nF}$ and $\alpha=0.125$. ..... 52
Figure 4.7. Time Domain Simulation $V_{\text {out }}$ and $I_{i n}, \mathrm{f}=1 \mathrm{kHz}$ ..... 53
Figure 4.8. Time Domain Simulation $V_{o u t}$ and $I_{i n}$, Zoomed version of above Figure between $0.8-1.5 \mathrm{~ms}$ ..... 53
Figure 4.9. Time Domain Simulation $V_{o u t}$ and $I_{i n}$. ..... 54

Figure 4.10. AC Response Comparison. . . . . . . . . . . . . . . . . . . . . . . 54

Figure 4.11. The layout of the designed NGD with the dimension of $21.6 \mu \mathrm{~m} \times$ $17.1 \mu \mathrm{~m}$. 55

Figure 4.12. Time Domain Simulation $V_{\text {out }}$ and $I_{i n}$ for Audio Input.

Figure 4.13. Time Domain Simulation $V_{\text {out }}$ and $I_{i n}$, Time Advancement, Zoom.

Figure 4.14. The Audio input and output of the NGDC Cross-correlation Calculation, $44 \mathrm{x} 411.27 \mathrm{~ns}, 18.08 \mu \mathrm{~s}$ Time Advance on the Output.57

Figure 4.15. Simulated (a) Mackey-Glass Time Series Input to the System $C=$ 10nF, (b) Zoomed Time Advance. 59

Figure 4.16. Cross-correlation of Mackey-Glass Time Series, 1032x159.17ns, $164.26 \mu \mathrm{~s}$ Time Advance on the Output. 60

Figure 5.1. (a)The input pulse signal and the output of the LPF and NGDC, (b) about $100 \mu \mathrm{~s}$ NGD value, Yellow is the output of the NGDC, Purple is the output of the LPF, Blue is the input square wave.

Figure 5.2. (a) $10 \mu \mathrm{~s}$ NGD Result for Test 1, (b) The NGD Break at 7 kHz , Yellow is the output of the NGDC, Blue is the input of the NGDC.63

Figure 5.3. (a) $98.40 \mu \mathrm{~s}$ NGD for Test 2, (b) The NGD Break at 700 Hz , Yellow is the output of the NGDC, Blue is the input of the NGD.64
Figure 6.1. The NGD Application Areas. ..... 66

## LIST OF TABLES

Table 1.1. The NGD Circuit Topologies in the Literature ..... 10
Table 2.1. The Transfer Functions of the Introduced Circuits 1-6, $1 / G_{n}=R_{n}$. ..... 16
Table 2.2. The Transfer Functions of the Introduced Circuits 7-15, $1 / G_{n}=R_{n}$. ..... 20
Table 2.3. LPF Passive Component Values. ..... 28
Table 2.4. LPF Characteristics ..... 29
Table 3.1. Parameters of the transistors. ..... 37
Table 3.2. The Transistor Dimensions. ..... 38
Table 3.3. The Simulation Results. ..... 39
Table 4.1. Parameters of the transistors in OTA-C NGD. ..... 46
Table 4.2. The Transistor Dimensions. ..... 55
Table 4.3. Brief comparison of the simulation results. ..... 56
Table 4.4. Comparison of the NGD Studies. ..... 60
Table 5.1. The Component Values of LPF. ..... 61
Table 5.2. The Component Values of NGDC. ..... 61
Table 5.3. The Circuit 8 Results. ..... 64
Table 5.4. The Comparison of Errors ..... 65

## LIST OF SYMBOLS

| $C_{o x}$ | The gate oxide capacitance of a MOSFET per unit area |
| :--- | :--- |
| $C_{g d}$ | Gate-to-drain capacitance |
| $C_{g s}$ | Gate-to-source capacitance |
| $f$ | Frequency |
| $H$ | Transfer Function |
| $T_{o x}$ | The thickness of gate-oxide |
| $V_{T H O N}$ | Threshold voltage of NMOS transistor for zero substrate bias |
| $V_{T H O P}$ | Threshold voltage of PMOS transistor for zero substrate bias |
| $V_{o v}$ | Over-drive voltage of the MOSFET |
|  |  |
| $\alpha$ | Scaling Factor |
| $\beta$ | Resistance Scaling Factor |
| $\phi$ | Phase (degree) |
| $\Theta$ | Angle |
| $\mu_{n}$ | Electron mobility |
| $\mu_{p}$ | Hole mobility |
| $\tau_{g}$ | Group Delay |
| $\tau_{n g d}$ | Negative Group Delay |
| $\omega$ | Angular Frequency |
| $\omega_{z e r o-c r o s s i n g ~}$ | Negative Group Delay Zero-Crossing Angular Frequency |

## LIST OF ACRONYMS/ABBREVIATIONS

| BPF | Band Pass Filter |
| :--- | :--- |
| CFOA | Current Feedback Operational Amplifier |
| GD | Group Delay |
| IC | Integrated Circuit |
| F.O.M. | Figure of Merit |
| LPF | Low Pass Filter |
| LTI | Linear Time Invariant |
| MOS | Metal Oxide Semiconductor |
| MOSFET | Metal Oxide Semiconductor Field Effect Transistor |
| NGD | Negative Group Delay |
| NGDC | Negative Group Delay Circuit |
| NMOS | N-Channel Metal Oxide Semiconductor |
| OA | Operational Amplifier |
| OTA | Operational Transconductance Amplifier |
| PMOS | P-Channel Metal Oxide Semiconductor |
| RMSE | Root Mean Square Error |

## 1. INTRODUCTION

### 1.1. Motivation

I have worked with physically long sensor arrays in the industry. There are two important points of working with such sensor arrays: the first one is to capture the real-time aspect of the data monitoring and the second part is to synchronize the sensor array outputs. The time delay of the system may result an output which is misleading if the time delay is high, correlated with the length of the array. There are studies statistically to predict those output values to eliminate such time delays for real-time applications. However, in order to calculate the parameters of such a predictor, an adaptive approach is typically required. The majority of the parameters relate to a particular application for a particular input type. In this work, a time advancement method is applied by merely relying on the frequency range of the input signal resulting analog negative group delays. Additionally, an adaptation can be made by adding a time delay to the leading input in order to solve the problem of time delay between two or more inputs to a system. However, that results in an increase in the system's overall delay. The delayed inputs can be adjusted to the leading input using a negative group delay application.

### 1.2. Negative Group Delay

In signal processing, the phase delay is delay of the phase for a specific single tone sinusoidal with basic one frequency component. It denotes the phase shift of the output signal compared to the input signal caused due to the transfer function of the system. In addition to that, the group delay is the time delay of the amplitude envelope. When investigating a signal having numerous frequency components rather than a single tone, it is crucial to pay attention to the group delay of the system. The negative derivative of the phase delay for each frequency component serves as the group delay's mathematical definition.

Negative group delay (NGD) is an interesting physical phenomenon and can be used for signal anticipation. In NGD circuits the output visually appears time advanced compared to input thus signal prediction is possible but this effect is not in contradiction with causality principle. In fact the key point is that the input signal should be band limited which means instantaneous jumps in the input signal is not allowed and derivatives of the input signal remain bounded. In other words in these circuits NGD occurs in general in a specific frequency band. Although NGD can be observed also in passive circuits active elements are needed if the output signal is to be used to drive other circuits or systems. As a summary the phase delay of a system is the phase shift of a single sinusoidal input to the output of that system. The group delay denotes the time delay of the envelope of the signal.

The physical explanation comes from the wave propagation in a medium [1]. In a dispersive medium the response of the system depends on the frequency of the incoming signal's frequency [2]. The physical aspects are described in [1, 3-5]. It is shown that the medium of the wave propagating can change the frequency components of the incoming wave so that the envelope of the wave is advanced in time $[1,5]$.

In this thesis, the electronic system aspect of the NGD is investigated. Therefore, first the studies such that $[1,4,6-11]$ which focused on NGD for an electronic system, are discussed further in this chapter. The electronic system design considerations include bandwidth, amplification or attenuation, noise, cut-off frequency as well as time domain characteristics of the system where the time delay is a part of it. For the real time systems, reducing the time delay of the system becomes an important problem to be solved to improve the performance of the system. Especially when the system takes multiple sensor inputs to process. In addition to that some systems use the group delay of the system as the input to process. For instance, in the study [12] the sensor uses the phase difference of two signal. The NGD in such system can handle such delay problems while paying regard to the problems that mentioned above, [6]. The negative group delay means a negative time delay for the amplitude envelope of the signal. The negative group delay is discussed in [6] as a time advancement phenomenon in a system where the input is a band-limited pulse.

In an LTI system, with the input $x(t)$ and the output $y(t)$, the transfer function of the system is given as

$$
\begin{equation*}
H(j \omega)=Y(j \omega) / X(j \omega) \tag{1.1}
\end{equation*}
$$

where $Y(j w)$ and $X(j w)$ are the output and the input signal's Laplace transforms, with $(s \rightarrow j \omega)$, respectively. For the given system transfer function the phase shift is defined as

$$
\begin{equation*}
\phi=\arg (H(j \omega))=\arg (Y)-\arg (X) \tag{1.2}
\end{equation*}
$$

where $\phi$ is the phase shift of the system. The group delay is defined as

$$
\begin{equation*}
\tau_{g}(\omega)=-\frac{d \phi(\omega)}{d \omega} \tag{1.3}
\end{equation*}
$$

where $\tau_{g}(\omega)$ denotes the group delay response of the system with respect to angular frequency.

The equation (1.3) shows that a monotone increasing phase delay with respect to the frequency results a negative group delay. However, that also means an unstable system. Therefore, a system phase response as in Figure 1.1, where the phase delay increases to a certain level and then decreases, can be an example phase response of a stable NGD system. In such a system group delay is negative until the phase delay decreases with frequency.

### 1.2.1. General Mathematical Model

For a circuit the phase and group delay properties can directly be derived from its transfer function. In this section, the first and second order transfer functions are investigated in terms of group delay and it is shown how it is effected by the coefficients of the transfer function.


Figure 1.1. A phase response example of a basic stable NGD.

The general first order transfer function $H_{1}(s)$ is given as

$$
\begin{align*}
H_{1}(s) & =\frac{b_{0}+b_{1} s}{a_{0}+a_{1} s} \\
& =\frac{b_{0}}{a_{0}} \frac{1+\frac{b_{1} s}{b_{0}}}{1+\frac{a_{1} s}{a_{0}}}  \tag{1.4}\\
& =\frac{b_{0}}{a_{0}} \frac{1+\tau_{z} s}{1+\tau_{p} s} \\
& =K \frac{1+\tau_{z} s}{1+\tau_{p} s}
\end{align*}
$$

where $\tau_{z}=b_{1} / b_{0}, \tau_{p}=a_{1} / a_{0}$ are respectively zero and pole time constants and $K=$ $b_{0} / a_{0}$. Here $K$ is the gain of the circuit and $a_{i}, b_{i}$ are positive real numbers. Obviously, there are two parameters affecting the phase and one additional parameter defining the gain.

For the first order transfer functions, using (1.3) gives group delay as

$$
\begin{equation*}
\tau_{g 1}=-\frac{d \arctan \left(\frac{b_{1} \omega}{b_{0}}\right)}{d \omega}+\frac{d \arctan \left(\frac{a_{1} \omega}{a_{0}}\right)}{d \omega} . \tag{1.5}
\end{equation*}
$$

Rearranging this expression gives group delay as

$$
\begin{equation*}
\tau_{g 1}=-\frac{b_{1} b_{0}}{b_{1}^{2} \omega^{2}+b_{0}^{2}}+\frac{a_{1} a_{0}}{a_{1}^{2} \omega^{2}+a_{0}^{2}} . \tag{1.6}
\end{equation*}
$$

In this expression, there are 4 possibilities for four parameters $a_{0}, a_{1}, b_{0}$ and $b_{1}$, when the parameters $a_{0}$ and $b_{0}$ are selected equal:

- $a_{1}>b_{1}$ and $a_{1}$ and $b_{1}$ are much larger (1000 times) than $a_{0}=b_{0}$
- $a_{1}<b_{1}$ and $a_{1}$ and $b_{1}$ are much smaller (1/1000 times) than $a_{0}=b_{0}$
- $a_{1}>b_{1}$ and $a_{1}$ and $b_{1}$ are much smaller (1/1000 times) than $a_{0}=b_{0}$
- $a_{1}<b_{1}$ and $a_{1}$ and $b_{1}$ are much larger (1000 times) than $a_{0}=b_{0}$

Thus, the four possible parameter choice provides 6 group delay models. The 3 of them corresponds to a valid NGD operation as shown in Figure 1.2.


Figure 1.2. Regions illustrating the group delays for different selection of parameters, $a_{0}=b_{0}$.

In Figure 1.2, the frequency and corresponding group delay values are shown depending on $a_{n}$ and $b_{n}$ coefficients. An actual circuit can be designed by a proper selection of passive component values which will result the desired $a_{n}$ and $b_{n}$ values. They are selected for the visualization of the Models for the NGD in this section.
1.2.1.1. Model 1 NGD Operation. The Model 1 NGD structure is obtained by selecting $a_{1}>b_{1}$ when $a_{1}$ and $b_{1}$ are substantially greater than $a_{0}=b_{0}$. The downside of that
concept is that the group delay varies significantly with frequency. As a result, there may be undesirable distortion at the output. The same operation is achieved when the $a_{1}$ and $b_{1}$ coefficients are selected equal and $b_{0}>a_{0}$ and both $b_{0}$ and $a_{0}$ are much smaller than $a_{1}=b_{1}$. Because of that the symmetrical parameter selection is not included in the Figure 1.2.
1.2.1.2. Model 2 NGD Operation. The Model 2 NGD structure is obtained by selecting $a_{1}<b_{1}$ when $a_{1}$ and $b_{1}$ are substantially smaller than $a_{0}=b_{0}$. In contrast to Model 1, Model 2 achieves a flat NGD until a frequency value is reached. Model 2.b in Figure 1.2 , shows how the group delay goes from negative to positive at particular frequency setting. Furthermore, with Model 4.b, a NGD can be achieved in a frequency operation range. However, similar to Model 1, the value of the group delay varies with frequency. The same operation is achieved when the $a_{1}$ and $b_{1}$ are selected equal and $a_{0}>b_{0}$ and both $b_{0}$ and $a_{0}$ are much larger than $a_{1}=b_{1}$. Because of that the symmetrical parameter selection is not included in the Figure 1.2.

In general the Model 4.b is used for high frequency NGD applications such as in the studies $[8,13-15]$ and the Model 1 , in the study [6]. NGD value, NGD adaptability, NGD frequency range applicability to the input signal, and system amplification are all essential NGD features. In that manner, in this study Model 2 is used for the NGD operation with constant gain in the NGD operation range. The Model 2 is used in the studies [1, 10, 16-20].

Similarly the second order transfer function is investigated. The general second order transfer function $H_{2}(s)$ is given as

$$
\begin{equation*}
H_{2}(s)=\frac{b_{0}+b_{1} s+b_{2} s^{2}}{a_{0}+a_{1} s+a_{2} s^{2}} \tag{1.7}
\end{equation*}
$$

For the second order transfer functions, using (1.3) gives the group delay as

$$
\begin{equation*}
\tau_{g 2}=-\frac{d \arctan \left(\frac{b_{1} \omega}{b_{0}-b_{2} \omega^{2}}\right)}{d \omega}+\frac{d \arctan \left(\frac{a_{1} \omega}{a_{0}-a_{2} \omega^{2}}\right)}{d \omega} \tag{1.8}
\end{equation*}
$$

Rearranging this expression, the group delay can be written as

$$
\begin{equation*}
\tau_{g 2}=-\frac{b_{1}\left(b_{0}+b_{2} \omega^{2}\right)}{b_{1}^{2} \omega^{2}+\left(b_{0}-b_{2} \omega^{2}\right)^{2}}+\frac{a_{1}\left(a_{0}+a_{2} \omega^{2}\right)}{a_{1}^{2} \omega^{2}+\left(a_{0}-a_{2} \omega^{2}\right)^{2}} . \tag{1.9}
\end{equation*}
$$

First selecting $a_{2}=b_{2}=a_{0}=b_{0}$, there are four possibilities for selecting $a_{1}$ and $b_{1}$, which results same group delay models with the first order transfer function group delay models, shown in Figure 1.3.


Figure 1.3. Regions illustrating the group delays for the second order transfer

$$
\text { function, } a_{0}=b_{0}=a_{2}=b_{2} \text {. }
$$

In Figure 1.3, it is shown that with following parameter selections similar NGD regions with the first order transfer function is possible:

- $b_{1}>a_{1}$ and $a_{1}$ and $b_{1}$ are much smaller (1/1000 times) than $a_{0}=b_{0}=a_{2}=b_{2}$
- $a_{1}>b_{1}$ and $a_{1}$ and $b_{1}$ are much larger (1000 times) than $a_{0}=b_{0}=a_{2}=b_{2}$
- $a_{1}>b_{1}$ and $a_{1}$ and $b_{1}$ are much smaller (1/1000 times) than $a_{0}=b_{0}=a_{2}=b_{2}$
- $b_{1}>a_{1}$ and $a_{1}$ and $b_{1}$ are much larger (1000 times) than $a_{0}=b_{0}=a_{2}=b_{2}$

Moreover, for the NGD models achieved from these possibilities, to see the effect of the parameters $a_{0}$ and $b_{0}$ on NGD model 1 and $2, a_{2}$ and $b_{2}$ kept equal and 2 NGD models are categorized as follows:

- $a_{0}>b_{0}$ and $a_{1} \& b_{1}$ are much smaller (1/1000 times) than $a_{2}=b_{2}, b_{1}>a_{1}$
- $a_{0}>b_{0}$ and $a_{1} \& b_{1}$ are much larger (1000 times) than $a_{2}=b_{2}, b_{1}<a_{1}$
- $b_{0}>a_{0}$ and $a_{1} \& b_{1}$ are much smaller (1/1000 times) than $a_{2}=b_{2}, b_{1}>a_{1}$
- $b_{0}>a_{0}$ and $a_{1} \& b_{1}$ are much larger (1000 times) than $a_{2}=b_{2}, b_{1}<a_{1}$

Figure 1.4 illustrates that different selection of the parameters $a_{0}$ and $b_{0}$ changes the original NGD Model 1 and Model 2.a at low frequencies. As mentioned previously in the first order NGD models, in Model 1 the group delay is negative. However, it varies significantly with frequency. In the second order transfer function Model 2.a. 1 and Model 2.a.2, although NGD varies with frequency, that effect is small compared to the first model. The next section lists the transfer functions and circuit types that have been found in the literature.


Figure 1.4. Regions illustrating the NGD for the second order transfer function for different $a_{0}$ and $b_{0}, a_{2}=b_{2}$.

### 1.3. Literature Review

In this section, some important NGD circuits appeared in the literature are investigated with the proposed circuits from several studies. An interesting electronic circuit based NGD system is introduced in [1]. There are several NGD studies with passive RC, RLC Network $[6,8]$; with OA based differentiator and active RC, RLC filters $[1,2,4,7,21]$ or with Taylor type prediction using the mathematical model of NGD based circuit [17, 18]. A brief collection of proposed topologies in the literature is seen in the Table 1.1. In the studies $[1,7,21]$ the NGD value is obtained more easily compared to other studies because of the number of components that are used for NGD parameters. In addition to that the NGD value is not independent from the system's gain value. In that sense, the study [18] is more flexible to select different NGD values and different gain values where the system used has the same topology with [1, 7, 21]. The studies $[2,4,8]$ can be put into the category same with the study [18]. However, an additional inductance is used as a passive component.

Table 1.1. The NGD Circuit Topologies in the Literature.

| Reference | Circuit Topology | Transfer Function |
| :---: | :---: | :---: |
| [1, 7, 21] | OA Based Differentiator | $b_{1} s+b_{0}$ |
| [2, 4] | OA Based Active RLC Filter | $\frac{b_{2} s^{2}+b_{1} s+b_{0}}{a_{2} s^{2}+a_{1} s+a_{0}}, a_{1}=b_{1}, a_{0}=b_{0}$ |
| [6,19] | Passive RC Filter | $\begin{aligned} & \frac{b_{1} s+b_{0}}{a_{1} s+a_{0}}, a_{1}=b_{1}, a_{0}>b_{0} \\ & \left(a_{1} b_{0}+1\right) b_{1} s+a_{1} \end{aligned}$ |
| [8] | Passive RLC Network | $\begin{gathered} b_{1} a_{1} s \\ b_{2} s^{2}+b_{1} s+b_{0} \\ \hline \end{gathered}$ |
| [10] | Cascaded CFOA Based Active Filter | $a_{1} s+a_{0}$ |
| [11] | Function Based | $\frac{b_{2} s^{2}+b_{1} s+b_{0}}{a_{2} s^{2}+a_{1} s+a_{0}}$ |
| [17] | BJT Based Delay Summation | $a_{0}+a_{1} \cdot e^{\left(-s t_{d}\right)}+a_{2} \cdot e^{\left(-2 s t_{d}\right)}$ |
| [18] | OA Based Active RC Filter | $\frac{b_{1} s+b_{0}}{a_{1} s+a_{0}}$ |

The study [17] uses delay elements to estimate the input with an additional transmission line. In the study [10], a cascaded CFOA based NGD is introduced. The design procedure is simplified for the low frequency range. The given circuit in the [10] is tested with a mathematical pulse function. The test methodology used in this study is introduced in the next section.

There is one CFOA based active NGD circuit which introduces a cascadable NGD structure [10]. The NGD values of the given studies varies from ns to $\mu$ s range. In Chapter 2, new CFOA based active NGDCs are introduced.

### 1.4. Test Methodology

In this section the test methodology used in the thesis is presented. To test the circuits, a LPF with Sallen-Key topology is used to reshape a pulse signal. After that the outputs of the LPF and NGD circuit is given to data monitoring instrument to investigate the group delay, as shown in Figure 1.5.


Figure 1.5. Test System Block Diagram.

The time advanced signal obtained from the output terminal of NGD circuit is not an exact replica of the input. Therefore, to investigate the signal error a similar method is used as in the study [18] and [20]. The input signal is reconstructed as adding a positive delay to the output of NGDC that is equal to the magnitude of the NGD value.

The signals illustrated in Figure 1.5 are shown qualitatively in time domain in Figure 1.6. The red one in the Figure 1.6, corresponds to that signal which is used to calculate the error in the NGDC output. For simulation LT Spice Simulation program is used.


Figure 1.6. The outputs of NGDC and LPF with Reconstructed Input Signal.

Root Mean Square Error (RMSE) is calculated as

$$
\begin{equation*}
R M S E=\sqrt{\frac{1}{b-a} \sum_{i=a}^{b}\left(x_{\text {in }}[i]-x_{\text {out }}\left[i+\tau_{\text {ngd }} / T_{\text {sample }}\right]\right)^{2}} \tag{1.10}
\end{equation*}
$$

where $x_{\text {in }}[i]$ and $x_{\text {out }}\left[i+\tau_{\text {ngd }} / T_{\text {sample }}\right]$ are the normalized input to NGDC and the normalized delayed output of the NGDC, respectively. $a$ and $b$ are the indexes of the sampled signals. Where $a$ and $b$ are the start index and end index, respectively. The
input signal and the output signal of the NGDC are sampled with $T_{\text {sample }}<\left|\tau_{\text {ngd }}\right|$ to make the calculations in MATLAB, where $i$ is the index of the sampled input and output. Also where $\tau_{\text {ngd }} / T_{\text {sample }}$ term is selected as an integer.

Furthermore, the cross-correlation of the NGD structure's input and output can be regarded as the deterministic correlation between two deterministic signals in this case. The cross-correlation of the NGD's input and output is explored in order to corroborate the NGD value and to demonstrate the correlation [22]. The output and input data are captured in LTSpice and processed in MATLAB to achieve this. Because of the possibility of DC offset and changing amplification/attenuation at the output, the data must first be normalized before cross-correlation can be calculated, given as

$$
\begin{equation*}
R_{x y}(m)=E\left\{x_{n+m} y_{n}^{*}\right\}=E\left\{x_{n} y_{n-m}^{*}\right\} . \tag{1.11}
\end{equation*}
$$

The normalized input and output of the NGD are $x$ and $y$, respectively. Thus, if the cross-correlation's highest value occurs in the negative indices, the output is lagging; otherwise, the NGD exists, and a time advanced output is obtained.

## 2. CFOA BASED ACTIVE NGD CIRCUITS AND APPLICATIONS

### 2.1. Introduction

There are 14 new NGD circuits that are introduced in this chapter with 9 of them having a second order transfer function employing 5 passive components, the remaining ones have a first order transfer function with varying passive component number from 3 to 6, shown in Figures 2.2-2.9. For the sake of completeness, the NGD circuit presented in [10] is also given in addition to the 14 circuits.

The symbol of CFOA is shown in Figure 2.1.


Figure 2.1. CFOA Symbol.

According to its simplified mathematical model [23] the inverting input's current is reflected to the compensation node $Z$ and the output voltage at $W$ terminal is a copy of the voltage at the compensation node. Therefore, the CFOA mathematical model is given as

$$
\left[\begin{array}{c}
V_{-}  \tag{2.1}\\
i_{z} \\
V_{w}
\end{array}\right]=\left[\begin{array}{lll}
1 & 0 & 0 \\
0 & 1 & 0 \\
0 & 0 & 1
\end{array}\right]\left[\begin{array}{c}
V_{+} \\
i_{x} \\
V_{z}
\end{array}\right]
$$

where $V_{-}, V_{+}, V_{z}$ and $V_{w}$ are the voltages at the inverting input, non-inverting input, compensation and output nodes, respectively.

The general form of first and second order transfer functions are repeated for convenience given as

$$
\begin{equation*}
H_{1}(s)=\frac{b_{0}+b_{1} s}{a_{0}+a_{1} s} \tag{2.2}
\end{equation*}
$$

and

$$
\begin{equation*}
H_{2}(s)=\frac{b_{0}+b_{1} s+b_{2} s^{2}}{a_{0}+a_{1} s+a_{2} s^{2}} \tag{2.3}
\end{equation*}
$$

respectively.

For the presented first order type topologies a single capacitor is used to achieve both the pole and zero of the system. In addition to that the coefficient of $s$ at the denominator is always smaller than the coefficient of $s$ in the numerator as mentioned in the Chapter $1, b_{1}>a_{1}$. The first and the second order transfer functions are obtainable from presented circuits, shown in Figure 2.2 to Figure 2.4 and Figure 2.5 to 2.9 , respectively given in the equations (2.2) and (2.3). In the second order transfer functions, the NGD will be achieved where the $a_{1}$ is smaller than $b_{1}$ and where they are positive numbers. The operation ranges and parameters are defined in the design section.

### 2.2. Proposed Circuits and Transfer Functions

In this section, the proposed circuits and their transfer functions are introduced.

### 2.2.1. First Order NGD Circuits

First, NGD circuits that have a first order transfer functions are given in Figures 2.2-2.4, followed by Table 2.1 which gives their transfer functions.

The CFOA Based NGD Circuit 1-2 are given in Figure 2.2 with 3 and 4 passive components, respectively.


Figure 2.2. Proposed Circuit 1 (a) Circuit 2 (b).

The CFOA Based NGD Circuit 3-4 are given in Figure 2.3 with 4 and 6 passive components, respectively.

(a)

(b)

Figure 2.3. Proposed Circuit 3 (a) Circuit 4 (b).

The CFOA Based NGD Circuit 5-6 are given in Figure 2.4 with 3 and 5 passive components, respectively. The first order transfer functions of the proposed circuits are given in Table 2.1.


Figure 2.4. Proposed Circuit 5 (a) Circuit 6 (b).

Table 2.1. The Transfer Functions of the Introduced Circuits 1-6, $1 / G_{n}=R_{n}$.

| Circuit | Transfer Function | Condition | Passive |
| :--- | :--- | :--- | :--- |
| Component |  |  |  |
| $1^{*}$ | $\frac{G_{1}+s C}{G_{2}}$ | Number |  |
| 2 | $\frac{G_{1}+G_{2}+s C}{G_{2}}$ | - | 3 |
| 3 | $\frac{G_{1} \cong 0}{G_{2}+s C}$ |  |  |
| 4 | $\frac{G_{2}+s C_{2}}{G_{3}}$ | $G_{3} \cong 0$ | 4 |
| 5 | $\frac{G_{1}>G_{2},}{G_{2}+G_{2}+s C}$ |  |  |
| 5 | $\frac{C_{1} \cong C_{2}, G_{4} \cong 0}{G_{3}}$ | - | 4 |

*The circuit topology 1 is the same with the Cascaded CFOA's
first stage of the study [10]

### 2.2.2. Second Order NGD Circuits

NGD circuits that have a second order transfer functions are given in Figure 2.5, 2.6, 2.7, 2.8 and 2.9 followed by the transfer functions that are belong to the introduced circuits, in Table 2.2.

The CFOA Based NGD Circuit 7-8 are given in Figure 2.5 with 5 passive components.


Figure 2.5. Proposed Circuit 7 (a) Circuit 8 (b).

The CFOA Based NGD Circuit 9-10 are given in Figure 2.6 with 5 passive components.


Figure 2.6. Proposed Circuit 9 (a) Circuit 10 (b).

The CFOA Based NGD Circuit 11-12 are given in Figure 2.7 with 5 passive components.


Figure 2.7. Proposed Circuit 11 (a) Circuit 12 (b).

The CFOA Based NGD Circuit 13-14 are given in Figure 2.8 with 5 passive components. The CFOA Based NGD Circuit 15 is given in Figure 2.9 with 5 passive components.


Figure 2.8. Proposed Circuit 13 (a) Circuit 14 (b).


Figure 2.9. Proposed Circuit 15.

The second order transfer functions of the proposed circuits are given in Table 2.2.
Table 2.2. The Transfer Functions of the Introduced Circuits 7-15, $1 / G_{n}=R_{n}$.

| Circuit | Transfer Function | Condition | Passive Component |
| :--- | :--- | :--- | :--- |
| Number |  |  |  |

### 2.3. Design Procedure and Parameters

The circuit 8 from Figure 2.5, is selected to be an example for design, other circuit designs can be made similarly. The selected circuit is repeated in Figure 2.10 for convenience.


Figure 2.10. Circuit 8 Schematic.

The transfer function of this circuit is given as

$$
\begin{equation*}
H_{2}(s)=\frac{G_{1} G_{2}+G_{1} G_{3}+C_{1} G_{1} s+C_{1} C_{2} s^{2}}{G_{1} G_{3}+\left(C_{1} G_{1}-C_{2} G_{2}\right) s+C_{1} C_{2} s^{2}} \tag{2.4}
\end{equation*}
$$

repeated from Table 2.2. First, the stability constraints of the circuit is calculated. The condition of stability for the given transfer function in (2.4) is given as

$$
\begin{equation*}
C_{1} R_{2}>C_{2} R_{1} . \tag{2.5}
\end{equation*}
$$

The phase response of the given system is written as

$$
\begin{equation*}
\phi(\omega)=\arctan \left(\frac{C_{1} G_{1} \omega}{G_{1} G_{2}+G_{1} G_{3}-C_{1} C_{2} \omega^{2}}\right)-\arctan \left(\frac{\left(C_{1} G_{1}-C_{2} G_{2}\right) \omega}{G_{1} G_{3}-C_{1} C_{2} \omega^{2}}\right) . \tag{2.6}
\end{equation*}
$$

Using (1.3) and (2.6) gives the group delay as

$$
\begin{align*}
\tau_{g}(\omega)= & \frac{\left(C_{1} G_{1}-C_{2} G_{2}\right)\left(G_{1} G_{3}+C_{1} C_{2} \omega^{2}\right)}{G_{1}^{2} G_{3}^{2}+\left(\left(C_{1} G_{1}-C_{2} G_{2}\right)^{2}-2 C_{1} C_{2} G_{1} G_{3}\right) \omega^{2}+C_{1}^{2} C_{2}^{2} \omega^{4}} \\
& -\frac{C_{1} G_{1}\left(G_{1}\left(G_{2} G_{3}\right)+C_{1} C_{2} \omega^{2}\right)}{G_{1}^{2}\left(G_{2}+G_{3}\right)^{2}+C_{1} G_{1}\left(C_{1} G_{1}-2 C_{2}\left(G_{2}+G_{3}\right)\right) \omega^{2}+C_{1}^{2} C_{2}^{2} \omega^{4}} \tag{2.7}
\end{align*} .
$$

The above expressions are exact expressions. However, the following simplifications are possible under the following conditions. The capacitor values are in the order of $10^{-9}$ Farads, the conductance values are in the order of $10^{-4}$ Siemens. Therefore, the expected value comparisons are given as

$$
\begin{equation*}
\frac{C_{1} G_{1} \omega}{G_{1} G_{2}+G_{1} G_{3}-C_{1} C_{2} \omega^{2}}<1 \tag{2.8}
\end{equation*}
$$

and

$$
\begin{equation*}
\frac{\left(C_{1} G_{1}-C_{2} G_{2}\right) \omega}{G_{1} G_{3}-C_{1} C_{2} \omega^{2}}<1 \tag{2.9}
\end{equation*}
$$

The component values are selected such that in the low frequencies the conditions (2.8) and (2.9) hold. Under the given conditions, the phase response in (2.6) is approximated as

$$
\begin{equation*}
\phi(\omega) \quad \cong \quad \frac{C_{1} G_{1} \omega}{G_{1} G_{2}+G_{1} G_{3}-C_{1} C_{2} \omega^{2}} \quad-\frac{\left(C_{1} G_{1}-C_{2} G_{2}\right) \omega}{G_{1} G_{3}-C_{1} C_{2} \omega^{2}} . \tag{2.10}
\end{equation*}
$$

Using (1.3) and (2.10) gives the group delay as

$$
\begin{align*}
\tau_{g}(\omega) & =\frac{C_{1} G_{1}-C_{2} G_{2}}{G_{1} G_{3}-C_{1} C_{2} \omega^{2}}-\frac{C_{1} G_{1}}{G_{1} G_{3}+G_{1} G_{2}-C_{1} C_{2} \omega^{2}} \\
& -\frac{2 C_{1}^{2} C_{2} G_{1} \omega^{2}}{\left(G_{1} G_{2}+G_{1} G_{3}-C_{1} C_{2} \omega^{2}\right)^{2}}+\frac{\left(2 C_{1}^{2} C_{2} G_{1}-2 C_{2}^{2} C_{1} G_{2}\right) \omega^{2}}{\left(G_{1} G_{3}-C_{1} C_{2} \omega^{2}\right)^{2}} \tag{2.11}
\end{align*}
$$

Rearranging (2.11) gives the simplified group delay equation as

$$
\begin{align*}
\tau_{g}(\omega) & \cong \frac{C_{1} G_{1}^{2} G_{3}-C_{1}^{2} C_{2} G_{1} \omega^{2}-C_{2} G_{1} G_{2} G_{3}+C_{1} C_{2}^{2} G_{2} \omega^{2}+2 C_{1}^{2} C_{2} G_{1} \omega^{2}-2 C_{1} C_{2}^{2} G_{2} \omega^{2}}{\left(G_{1} G_{3}-C_{1} C_{2} \omega^{2}\right)^{2}} \\
& -\frac{C_{1} G_{1}^{2} G_{2}+C_{1} G_{1}^{2} G_{3}-C_{1}^{2} C_{2} G_{1} \omega^{2}}{\left(G_{1} G_{2}+G_{1} G_{3}-C_{1} C_{2} \omega^{2}\right)^{2}} . \tag{2.12}
\end{align*}
$$

The first term of (2.11) and (2.12) is positive at sufficiently low frequencies considering the stability condition (2.5). However, the second part of (2.11) and (2.12) is negative. Therefore, the second part must be dominant part to obtain NGD. The first term is selected as small as possible in magnitude considering the stability condition. Therefore, it determines the frequency where group delay value changes from positive to negative. The frequency for which the group delay value changes from negative to the positive can be estimated approximately. That frequency value is given as

$$
\begin{equation*}
\omega_{\text {zero-cross }} \cong \sqrt{\frac{R_{2}+R_{3}}{R_{1} R_{2} R_{3} C_{1} C_{2}}} . \tag{2.13}
\end{equation*}
$$

Now (2.11) is further simplified at low frequency to reduce the design complexity. It is used in the group delay calculations in the stable region, given as

$$
\begin{equation*}
\tau_{g}(\omega) \cong-\frac{C_{1} G_{1}}{G_{1} G_{3}+G_{1} G_{2}-C_{1} C_{2} \omega^{2}}+\frac{C_{1} G_{1}-C_{2} G_{2}}{G_{1} G_{3}-C_{1} C_{2} \omega^{2}} . \tag{2.14}
\end{equation*}
$$

Moreover, for sufficiently low frequencies group delay becomes as

$$
\begin{equation*}
\tau_{g}(\omega) \cong-\frac{C_{1} G_{1}}{G_{1} G_{3}+G_{1} G_{2}}+\frac{C_{1} G_{1}-C_{2} G_{2}}{G_{1} G_{3}} \tag{2.15}
\end{equation*}
$$

To simplify the NGD calculation, equal resistances are selected as

$$
\begin{equation*}
R_{1}=R_{2}=R_{3}, R_{n}=1 / G_{n} \tag{2.16}
\end{equation*}
$$

and with

$$
\begin{equation*}
C_{2}=\alpha C_{1} \tag{2.17}
\end{equation*}
$$

where

$$
\begin{equation*}
0<\alpha \leq 1 \tag{2.18}
\end{equation*}
$$

Rearranging equations (2.13), (2.15) assuming resistor values are equal gives group delay function and zero-cross frequency as

$$
\begin{equation*}
\tau_{g}(\omega) \cong R C\left(\frac{1}{2}-\alpha\right) \tag{2.19}
\end{equation*}
$$

and

$$
\begin{equation*}
\omega_{z e r o-c r o s s} \cong \sqrt{\frac{2}{\alpha}} \frac{1}{R C} \tag{2.20}
\end{equation*}
$$

respectively. The NGD value in magnitude decreases when the operation of the frequency increases. Therefore, the two values are needed to be maximized together in magnitude.

To zero crossing of the NGD function was given in (2.13), where NGD value changes from negative the positive after that frequency. Here we use F.O.M. as defined in [19]. The product of the zero crossing point and the group delay value is calculated. Thus, a more negative number indicates better F.O.M. The F.O.M. is expressed as

$$
\begin{equation*}
\text { F.O.M. }=\omega_{\text {zero-cross }} \times \tau_{g}(\omega) \cong \frac{\sqrt{2}}{\alpha}\left(\frac{1}{2}-\alpha\right), \quad 0<\alpha \leq 1 \tag{2.21}
\end{equation*}
$$

(2.21) is minimized to achieve NGD when the $\alpha=1$. That is the stability margin point, where the two capacitors are selected equal valued. (2.21) shows that the stability boundary is the where NGD value and operation frequency range is minimized. To obtain a stable system $R_{2}$ is selected larger than $R_{1}$. The parameters are introduced in the next section.

It is important to note that in some cases, the gain can be vanished when the group delay is negative. Therefore, one has to ensure nonzero gain at the frequency band where the group delay is negative.

In our case, the gain of the system at low frequencies is written as

$$
\begin{equation*}
|H(\omega \cong 0)|=1+\frac{R_{3}}{R_{2}} . \tag{2.22}
\end{equation*}
$$

Equation (2.22) shows that a gain exists in the frequencies of the operation where NGD is achieved. In Figure 2.11, if $R_{2}>R_{1}$ the group delay increases with $R_{3}$ value. To show the NGD better how it depends on $R_{3}$ and other resistors, 3 variables are shown on the axes in Figure 2.11. After that, to prevent gain dependency on the NGD, $R_{3}$ is fixed. In other words $R_{3}$ is used to change only the gain of the circuit. In the equation 2.22 , a lower $R_{3}$ will result in lower gain.

In Figure 2.11, It is shown that the negative group delay is almost constant in the stability region with constant $R_{3}$, left blank values represent positive group delay and right blank values represent an unstable system. In addition to that when $R_{1}$ and $R_{2}$ are selected equal, $R_{3}$ affects the group delay value. However, in Figure 2.11 it is shown that $R_{3}$ value does not affect whether the group delay is positive or negative when $R_{1}$ and $R_{2}$ are equal. Now let us select $R_{3}$ equal to $R_{1}$ and $R_{2}$ for design example purpose.


Figure 2.11. Group Delay vs Resistors $@ 100 \mathrm{~Hz}, R_{1}, R_{2}$ and $R_{3}$ swept from $1 \Omega$ to $20 \mathrm{k} \Omega, C_{1}=C_{2}=22 \mathrm{nF}$.

Therefore, with single parameter $C_{1}=C_{2}$ a NGD flexibility is achieved without gain dependence. The NGD and NGD range is seen in the Figure 2.12. The capacitor values are given $2.2 \mathrm{nF}, 22 \mathrm{nF}$ and 220 nF . The higher capacitor value gives higher NGD. However, it decreases the operation frequency given in the equation 2.13.

The resistors are selected as

$$
\begin{equation*}
R_{1}=R_{2} \beta=R_{3}=10 \mathrm{k} \Omega \tag{2.23}
\end{equation*}
$$

If $\beta=0.98$, using equation (2.22) gives

$$
\begin{equation*}
|H(\omega \cong 0)| \cong 2 \tag{2.24}
\end{equation*}
$$

Note that to achieve a NGD operation range up to 650 Hz , using the equation (2.13), the capacitors are selected as

$$
\begin{equation*}
C_{1}=C_{2}=22 \mathrm{nF} . \tag{2.25}
\end{equation*}
$$

Note that to avoid unstable region $R_{2}$ value is selected to be 2 percent higher than other resistors, thus $\beta=0.98$. Figure 2.12 shows that the gain at low frequencies is independent of the NGD value.


Figure 2.12. AC analysis of the Circuit $8, R_{1}=R_{2} \beta=R_{3}=10 \mathrm{k} \Omega, C_{1}=C_{2}$ is $2.2 \mathrm{nF}, 22 \mathrm{nF}$ and $220 \mathrm{nF}, \beta=0.98$ factor of $R_{2}$ for the stability.

The simulation with given parameters and calculation of the group delay are wellcorrelated at low frequencies, up to 650 Hz , as shown in Figure 2.13.

The component values in the equation (2.23) and (2.25) give the results in the Figure 2.12.


Figure 2.13. (a) Group delay vs frequency, Calculation and Simulation Result (b) Zoom.

### 2.4. Test Results

The circuit schematic of the test setup is introduced in the Figure 2.14. The pulse input passes through a LPF and fed to the input of NGDC.

The LPF characteristic is summarized in the Table 2.4.


Figure 2.14. Circuit Schematic for the Test.

Table 2.3. LPF Passive Component Values.

| $R_{1 s 1}$ | $9.76 \mathrm{k} \Omega$ |
| :--- | :--- |
| $R_{2 s 1}$ | $11.8 \mathrm{k} \Omega$ |
| $C_{1 s 1}$ | 110 nF |
| $C_{2 s 1}$ | 100 nF |
| $R_{1 s 2}$ | $5.76 \mathrm{k} \Omega$ |
| $R_{2 s 2}$ | $6.65 \mathrm{k} \Omega$ |
| $C_{1 s 2}$ | 261 nF |
| $C_{2 s 2}$ | 100 nF |

The selected passive component values are given in Table 2.3. The test is done with a pulse input using the circuit in the Figure 2.14. The time domain analysis of the circuit in Figure 2.14 is given in the Figure 2.15, 2.17.

Table 2.4. LPF Characteristics.

| Filter Response | Bessel |
| :--- | :--- |
| Filter Order | 4 |
| Pass-band Frequency $(\mathrm{Hz})$ | 100 |
| Stop-band Frequency $(\mathrm{Hz})$ | 1 k |
| Gain $(\mathrm{V} / \mathrm{V})$ | 1 |
| Stop-band Attenuation $(\mathrm{dB})$ | -65.9 |
| Group Delay $(\mu \mathrm{s})$ | 3400 |



Figure 2.15. Time domain analysis of the NGDC output with LPF output, $V(\text { out })_{L P F}$ is shown as $V_{i}$ and $V(o u t)_{N G D C}$ is shown as $V_{o}$ in Figure 2.14.

In Figure 2.15, due to time axis scale the time advancement is not clearly seen. To show the small time advancement at the output of the NGDC, a zoomed version of Figure 2.15 is given in Figure 2.16.


Figure 2.16. Time domain analysis of the NGDC output with LPF output, zoomed in $0.025<t<0.04 \mathrm{sec}$, blue is the output of the NGDC.

Moreover, the cross-correlation of the output of the LPF and NGD is investigated to confirm the NGD value and the show the correlation [22]. The result is shown in Figure 2.17.


Figure 2.17. The Single Tone output of the LPF Cross-correlation Calculation, $1705 x 59.60 \mathrm{~ns}, 101.6 \mu \mathrm{~s}$ NDG on the Output.

To test the circuit in a more realistic environment, LPF in the circuit Figure 2.14 is removed and an audio signal is given directly into the NGDC. The input audio signal frequency is filtered to be in the operation range of the NGD, upto 500 Hz . The transient response and the cross-correlation NGD value verification is seen in Figure 2.18 and in the Figure 2.19. In Figure 2.18, the time advancement is seen between the output and the input. The cross-correlation between the input and the output is given in Figure 2.19.


Figure 2.18. Experimental Setup: Time Domain Analysis of the Audio Input and the NGDC output, Blue is the output of the NGDC, with $C_{1}=C_{2}=22 \mathrm{nF}$, Zoomed


Figure 2.19. The Audio input (1s record) and output of the NGDC Cross-correlation Calculation, 1888x59.60ns, $112.5 \mu$ s NDG on the Output.

## 3. MOSFET REALIZATION OF THE NGD CIRCUIT

### 3.1. Introduction

In Chapter 2, the CFOA based NGD topologies are introduced. The work presented before serves a guide for this part. Examples of NGDCs are given before both using a 1st order transfer function with one capacitor and using a 2 nd order transfer function with two capacitors.

In this chapter, a differentiator like circuit is constructed similar to the circuit in the study $[1,7,21]$ without using a resistor component. A similar topology exists in the study [10], where an active CFOA based cascadable NGD is introduced. The circuit is given in the previous chapter, in Figure 2.4.a. As shown in Figure 2.4.a, the current at the inverting input of the CFOA is reflected to compensation node. Also, the voltage at the output is the copy of the compensation's node voltage.

The goal in this Chapter is to realize that circuit, using a differential pair and a current mirror without a resistor but using MOSFETs and an additional capacitor. A circuit diagram in the Figure 3.1 illustrates this idea. The input voltage signal is converted to current using $Z_{i}$ and that current is made to flow through $Z_{f}$. A differential pair is selected as the first stage of the circuit followed by the current feedback to the input.

In the next section, it is shown that selecting a resistor for $Z_{f}$ and a capacitor for $Z_{i}$ results a differentiator transfer function, using the CFOA mathematical model given in (2.1).

Furthermore, to avoid passive elements grounded resistors are realized with MOSFETs. In the study [24] grounded and two port resistors are realized in the CFOA based oscillator circuitry. Using same approach to the system, one transistor for the $Z_{i}$ and two transistors for the $Z_{f}$ gives the schematic in Figure 3.2. The differential pair is used with single ended input.


Figure 3.1. The Circuit Diagram of the Mos-Realization NGD Application.

### 3.2. Design Procedure and Parameters

Considering the CFOA mathematical model, the non-grounded node of $Z_{i}$ is equal to the input voltage $V_{i}$. The current flowing through $Z_{i}$ is $i_{x}=V_{i} / Z_{i}$. This current is mirrored at node Z. When Kirchoff's Current Law is applied at that node, the relation between input and output voltage is written as

$$
\begin{equation*}
\frac{V_{i}}{Z_{i}}=\frac{V_{o}-V_{i}}{Z_{f}} \tag{3.1}
\end{equation*}
$$

Rearranging (3.1) gives the transfer function of the circuit in Figure 3.1 as

$$
\begin{equation*}
\frac{V_{o}}{V_{i}}=1+\frac{Z_{f}}{Z_{i}} . \tag{3.2}
\end{equation*}
$$

(3.2) shows that a resistive feedback and a capacitive load at the inverting input of CFOA results a transfer function similar to the study of [1] and the circuit in [10].

The transfer function with appropriate passive elements $Z_{f}=R_{f}$ and $Z_{i}=C_{i}$ is given as

$$
\begin{equation*}
\frac{V_{o}}{V_{i}}=1+s R_{f} C_{i} . \tag{3.3}
\end{equation*}
$$

Using equations (1.2) and (1.3) gives the phase and group delay of the circuit, expressed as

$$
\begin{equation*}
\phi=\omega R_{f} C_{i} \tag{3.4}
\end{equation*}
$$

and

$$
\begin{equation*}
\tau_{g}=-R_{f} C_{i} \tag{3.5}
\end{equation*}
$$

respectively.
(3.3) shows that the gain and the group delay are not independent. With a variable resistor, NGD value can be made adjustable. In [24], a grounded and two-port linear resistor realization is proposed for a Mos-C All-pass Filter. Adding a resistor element similar to that study using two MOSFETs, in the feedback results flexible NGD circuit in terms of controlling its group delay value.

### 3.3. Voltage Controllable NGD Circuit

The proposed circuit is given in Figure 3.2. The transistors $M_{10}$ and $M_{11}$ form the resistive feedback to the input. The current value is dependent on the resistor between $V_{o}$ and $V_{i n}$.

The overdrive voltages ( $V_{o v}$ ) of the transistors are selected to be in the range of 0.20.3 V . The transistor parameters are used to calculate the $g_{m}$ values of the transistors, [25]. The transconductace value is written as

$$
\begin{equation*}
g_{m}=\sqrt{2 \mu C_{o x} \frac{W}{L} I_{D}} \tag{3.6}
\end{equation*}
$$



Figure 3.2. The Schematic of the Voltage Controlled NGD Circuit.

IREF in Figure 3.2 is selected as $100 \mu \mathrm{~A}$. To keep the first block transistors $V_{o v}$ values about 0.2 V range the transistor sizes are selected as in considering the current equation of the MOSFET in the saturation region, expressed as

$$
\begin{equation*}
i_{d}=\frac{1}{2} \mu C_{o x} \frac{W}{L}\left(V_{o v}\right)^{2} . \tag{3.7}
\end{equation*}
$$

Using the resistor model in the study [24], the $R_{f}$ is defined as

$$
\begin{equation*}
R_{f}=\frac{1}{\mu_{n} C_{o x} W / L\left(V_{c}-2 V_{t h 0 n}\right)} \tag{3.8}
\end{equation*}
$$

The parameters of the transistor is summarized in Table 3.1.

Table 3.1. Parameters of the transistors.

| Reference | Value |
| :--- | :--- |
| $V_{\mathrm{DD}}$ | 1.8 V |
| $V_{\mathrm{SS}}$ | 0 V |
| $I_{\text {REF }}$ | $100 \mu \mathrm{~A}$ |
| $V_{\text {bias }}$ | 0.7 V |
| $V_{\text {THON }}$ | 0.371 V |
| $V_{\text {THOP }}$ | -0.395 V |
| $\mu_{\mathrm{n}}$ | $276.47 \mathrm{~cm}^{2} / \mathrm{Vs}$ |
| $\mu_{\mathrm{p}}$ | $118.02 \mathrm{~cm}^{2} / \mathrm{Vs}$ |
| $T_{\text {ox }}$ | $4.1 \cdot 10^{-9} \mathrm{~m}$ |
| $L$ | $0.36 \mu \mathrm{~m}$ |

The bias voltage of the circuit is selected as 0.7 V . Therefore, the voltage control at the NMOS $V_{c}$ is swept between 1.6 V to 1.8 V . Combining equations (3.5) and (3.8) with parameters in Table 3.1 gives the group delay value in the form of

$$
\begin{equation*}
\tau_{g}=\frac{C_{i}}{\mu_{n} C_{o x} W / L\left(V_{c}-2 V_{t h 0 n}\right)} \tag{3.9}
\end{equation*}
$$

The transistors $M_{7-9}$ are sized as $0.72 \mu m$. That limits the current flowing to the transistors $M_{10}$ and $M_{11}$.

Operation of the circuit can be summarized as follows:

- Adjusting $C_{i}$ for both NGD operation range and NGD value
- Adjusting $V_{c}$ to adjust NGD value


### 3.3.1. Test and Simulation Results

The MOSFET dimensions are given in Table 3.2. The AC analysis is done with selecting $C_{i}=100 \mathrm{nF}$ and the controlled voltage is swept from 1.6 V to 1.8 V with 0.1 V intervals.

Table 3.2. The Transistor Dimensions.

| Transistors | W | L | $\mathrm{W} / \mathrm{L}$ |
| :--- | :--- | :--- | :--- |
| $M_{1,2}$ | $14.4 \mu m$ | $0.36 \mu m$ | 40 |
| $M_{3,4}$ | $3.6 \mu m$ | $0.36 \mu m$ | 10 |
| $M_{5,6}$ | $28.8 \mu m$ | $0.36 \mu m$ | 80 |
| $M_{7,8,9}$ | $0.72 \mu m$ | $0.36 \mu m$ | 2 |
| $M_{10,11}$ | $14.4 \mu m$ | $0.36 \mu m$ | 40 |



Figure 3.3. The AC Response, $V_{c}=1.6 \mathrm{~V}, 1.7 \mathrm{~V}, 1.8 \mathrm{~V}$.

The phase response of the circuit is given in Figure 3.4.


Figure 3.4. The Phase Response, $V_{c}=1.6 \mathrm{~V}, 1.7 \mathrm{~V}, 1.8 \mathrm{~V}$.

The group delay value is summarized in Table 3.3, using 100 nF capacitor. In the 4th Chapter, a transimpedance-mode NGD circuit is proposed.

Table 3.3. The Simulation Results.

| $V_{c}$ | 1.6 V | 1.7 V | 1.8 V |
| :--- | :--- | :--- | :--- |
| Calculation | $-12.57 \mu \mathrm{~s}$ | $-11.25 \mu \mathrm{~s}$ | $-10.18 \mu \mathrm{~s}$ |
| Simulation | $-13.21 \mu \mathrm{~s}$ | $-10.79 \mu \mathrm{~s}$ | $-9.21 \mu \mathrm{~s}$ |

# 4. OTA-C BASED TRANSIMPEDANCE-MODE NGD CIRCUIT 

### 4.1. Introduction

In this chapter an OTA-C based Negative Group Delay circuit is proposed for current output systems. The application areas extend from audio systems to mechanical systems or any sensor signal anticipation. A NGD value of about 100 ns to $200 \mu$ s is observed to be achievable with three different capacitor values without any resistive passive components, operation range limit varies from 700 Hz to 700 kHz . The NGD and the operation range is showed to be flexible without gain dependency. An example design is built for a specific NGD value of $15 \mu \mathrm{~s}$ and time domain analysis is done with both a single tone sinusoidal and a band-limited audio record, in the range of $1 \mathrm{~Hz}-7 \mathrm{kHz}$.

Sensors for industrial applications have not only static but also dynamic characteristics. This means in general, the physical quantities like temperature, displacement, pressure and others cannot be converted to voltage or current instantaneously but time is required for this conversion. Therefore certain amount of delay cannot be avoided. However in many applications like robotics this delay is a problem. In such cases use of a transfer function with negative group delay is a promising solution for such delays as mentioned previously.

Many industrial sensors have current outputs [26, 27]. In this chapter, an OTA based NGD circuit is introduced which accepts current signal as its input and with its NGD property in a certain frequency band it can be used for signal delay compensation. In this way the time delayed signal from the sensor can be made time advanced, in other words the delay between the actual physical phenomenon and sensor output can be reduced.

### 4.2. Design Procedure and Analysis

In this section, a current input OTA-C based NGD circuit is introduced without a resistive passive component, unlike CFOA based circuits in Chapter 2 and which may be useful for current mode sensors.

The OTA symbol is given in 4.1.


Figure 4.1. The OTA Symbol.

The operation of OTA is given as

$$
\begin{equation*}
i_{o}=g_{m}\left(V_{a}-V_{b}\right) \tag{4.1}
\end{equation*}
$$

where $i_{o}$ is the output current of the OTA, $V_{a}$ and $V_{b}$ are the voltages at the input of the OTA and $g_{m}$ is the transconductance of the OTA. The circuit schematic of proposed NGD is given in Figure 4.2. The transfer function of the given circuit is shown in Figure 4.2, is given as

$$
\begin{equation*}
H(s)=\frac{V_{o}}{I_{i n}}=\frac{1}{g_{m 2}} \frac{g_{m 2}+s C}{g_{m 1}+s C} . \tag{4.2}
\end{equation*}
$$

Note that the pole and zero as well as the gain can be adjusted independently by modifying $g_{m 1}$ and $g_{m 2}$ values. This allows control of these values and permits easy design.


Figure 4.2. The OTA Based NGD Circuit Schematic.

The phase response and the group delay response of the circuit are given as

$$
\begin{equation*}
\phi(\omega)=\arctan \left\{\frac{\operatorname{Im}[Y(j \omega)]}{\operatorname{Re}[Y(j \omega)]}\right\}-\arctan \left\{\frac{\operatorname{Im}[X(j \omega)]}{\operatorname{Re}[X(j \omega)]}\right\} \cong \frac{\omega C}{g_{m 2}}-\frac{\omega C}{g_{m 1}} \tag{4.3}
\end{equation*}
$$

where X and Y are input and output signal's Laplace transform, respectively. Moreover, group delay is given as

$$
\begin{equation*}
\tau_{g}(\omega)=-\frac{d \phi(\omega)}{d \omega}=C\left(\frac{1}{g_{m 1}}-\frac{1}{g_{m 2}}\right) . \tag{4.4}
\end{equation*}
$$

The condition of transconductance values for a NGD is written as

$$
\begin{equation*}
g_{m 1}>g_{m 2} . \tag{4.5}
\end{equation*}
$$

(4.4) shows when condition (4.5) is satisfied NGD can be achieved, where the transconductance values are positive. The gain of the system in the low frequency region and high frequency region is given as

$$
\begin{equation*}
|H(\omega=0)|=\frac{1}{g_{m 1}} \tag{4.6}
\end{equation*}
$$

and

$$
\begin{equation*}
|H(\omega=\inf )|=\frac{1}{g_{m 2}} \tag{4.7}
\end{equation*}
$$

respectively. Equations (4.6) and (4.7) show that amplitude change is possible maintaining the NGD operation of the circuit. Moreover, changing $g_{m 2}$ without changing $g_{m 1}$ provides us to adjust group delay without changing the gain significantly in the low frequency region.

The constant gain in the NGD region provides an easy and a flexible design of a NGDC where the output of the circuit differs from the input signal in terms of group delay but not in terms of amplification or attenuation. Therefore, the same circuit is usable for different desired NGD values without making a drastic changes in the design part.

The ideal model [28], of the circuit with controlled sources is given in Figure 4.3, where the input and the parasitic capacitances of OTAs are ignored since their values are expected to be low, [25]. The output resistances of the MOSFETs, $r_{o}$, and the output capacitances add high frequency pole expressed as

$$
\begin{equation*}
f_{t}=\frac{1}{2 \pi R C} \tag{4.8}
\end{equation*}
$$

Therefore, low output capacitances and expected high output resistances of the MOSFETs do not disturb the operation range NGD calculations significantly.

The circuit is built using 2 OTA blocks as shown in Figure 4.4. The circuit is constructed with 13 transistors and a single capacitor. The first and the second blocks are formed by the transistors $M_{1-4,6}$ and $M_{9-12,7-8,13}$, respectively.


Figure 4.3. The Design of the Circuit with Ideal VCCSs.

The aspect ratios of the 2 nd block transistors with respect to the 1st block transistors are given as

$$
\begin{equation*}
\frac{W_{2 \text { ndBlock }}}{L_{2 \text { ndBlock }}}=\alpha \frac{W_{1 s t B l o c k}}{L_{1 s t B l o c k}} . \tag{4.9}
\end{equation*}
$$

The complete schematic of the circuit is given in 4.4. The first stage of the schematic sources the IREF to the first block and the second block.


Figure 4.4. The Schematic of the OTA-C Based NGD.

The overdrive voltages $\left(V_{o v}\right)$ of the transistors are selected to be in the range of $0.2-0.3 \mathrm{~V}$. (3.6) is used to calculate the $g_{m}$ values of the transistors, $[25,28]$.

IREF in Figure 4.4 is selected as $100 \mu A$. To keep the first block transistors $V_{o v}$ values about 0.2 V range the transistor sizes are selected as in considering the current equation of the MOSFET in the saturation region in (3.7). The equation (4.4) shows that increasing the $g_{m}$ difference between the first and second OTA blocks maximize the NGD value of the circuit. To increase the $g_{m}$ difference between the first block and the second block, the second block current source is decreased. To achieve that the current mirror formed by $M_{7}$ and $M_{6}$ is used. The second block's transistor aspect ratios are reduced including the transistor $M_{7}$.

Reducing the aspect ratio of the transistor $M_{7}$ in the form of (4.9), decreases the current by the same ratio since the gate voltages of $M_{6}$ and $M_{7}$ is same. (4.9), (3.6) and (3.7) show that the transconductance of the second block is dependent to $\alpha$ in the form of

$$
\begin{equation*}
g_{m 9}=\alpha g_{m 1} \tag{4.10}
\end{equation*}
$$

where $\alpha$ is a positive number smaller than 1 . In this design IREF as selected as 100 $\mu \mathrm{A}$. Therefore, to achieve a $10 \mu \mathrm{~A}$ current flowing to the second block, the $\alpha$ is limited to be at least 0.1. That limits proportionally the minimum input current. In addition to that, the maximum possible input current is limited by the IREF/2 which is the differential pair tail's current in the first block.

Table 4.1. Parameters of the transistors in OTA-C NGD.

| Reference | Value |
| :--- | :--- |
| $V_{\mathrm{DD}}$ | 1.8 V |
| $V_{\mathrm{SS}}$ | 0 V |
| $I_{\text {REF }}$ | $100 \mu \mathrm{~A}$ |
| $V_{\text {bias }}$ | 0.6 V |
| $V_{\text {THON }}$ | 0.371 V |
| $V_{\text {THOP }}$ | -0.395 V |
| $\mu_{\mathrm{n}}$ | $276.47 \mathrm{~cm}^{2} / \mathrm{Vs}$ |
| $\mu_{\mathrm{p}}$ | $118.02 \mathrm{~cm}^{2} / \mathrm{Vs}$ |
| $T_{\text {ox }}$ | $4.1 \cdot 10^{-9} \mathrm{~m}$ |
| $L$ | $0.36 \mu \mathrm{~m}$ |
| $W_{1,2}$ | $14.4 \mu \mathrm{~m}$ |
| $W_{3,4}$ | $3.6 \mu \mathrm{~m}$ |
| $W_{5,6}$ | $28.8 \mu \mathrm{~m}$ |
| $W_{9,10}$ | $\alpha \cdot 14.4 \mu \mathrm{~m}$ |
| $W_{11,12}$ | $\alpha \cdot 3.6 \mu \mathrm{~m}$ |
| $W_{7,8}$ | $\alpha \cdot 28.8 \mu \mathrm{~m}$ |
| $W_{13}$ | $\alpha \cdot 7.2 \mu \mathrm{~m}$ |

Parameters of the transistors and other values related to the circuit are given in Table 4.1. The first stage transistors, $M_{5}$ and $M_{6}$, of the circuit is sized as 80L, and the transistors that formed the differential pair, $M_{1,2}$ and $M_{3,4}$ are sized as 40 L and 10L, respectively. The second block is sized as in the equation (4.9).

Finally, another stage is added to the second block to reduce the band of the high frequency operation where the gain is higher, (4.7) and where the group delay is positive, the frequency band is outside the NGD operation range.

The capacitor C is connected between $V_{o}$ and $V_{1}$ node, $M_{2}$ drain. For the circuit to function, the capacitor's current flow is crucial. The current flowing from $M_{2}$ drain to $M_{4}$ drain is expected to be equal because of the transistor size choices. The input current is given from that node and connected to the capacitor C . To flow current through that capacitor, $M_{8}$ and $M_{13}$ is added to the second OTA block. In addition to that $M_{13}$ transistor size is selected smaller than the transistor size of $M_{8}$. Therefore, a current flowing from drain of the transistor $M_{8}$ will flow to the $M_{13}$ drain and the capacitor C.

The transistor $M_{13}$ size is selected as the $1 / 4 t h$ of the $M_{8}$ so that the circuit is not effected from the output load significantly. The ratio of the last stage is selected as

$$
\begin{equation*}
\frac{W_{13}}{W_{12}}=2 \frac{W_{8}}{W_{7}} \tag{4.11}
\end{equation*}
$$

considering the DC offset at the output [25].

The gate and the drain of $M_{13}$ is shorted, forms a load that keeps DC level at the output node $V_{o}$ close to the DC level at the node $V_{1}$. The second differential pair works if $M_{9}$ and $M_{10}$ transistors are in the saturation region. The gate voltages of $M_{2}$ and $M_{9}$ are equal. Therefore, DC bias $\left(V_{\text {bias }}\right)$ is given according to the expected DC offset at $V_{1}$ node, which is selected as 0.6 V to obtain 0.2 V to $0.3 \mathrm{~V} V_{\text {ov }}$ for the transistors $M_{1}, M_{2}, M_{9}$ and $M_{10}$. The first block and the second block $g_{m}$ values are equal to the $g_{m}$ value of the transistor $M_{1}$ and $M_{9}$ ignoring the mismatches between the transistors, respectively. Using (3.6), (4.10) and parameters in Table 4.1 give the first transconductance as $453 \mu A / V$ and the second transconductance as $\alpha 453 \mu A / V$.

### 4.3. Design Example and Simulation Results

Rearranging the equation (4.4) considering (4.10), the group delay can be written as

$$
\begin{equation*}
\tau_{g}(\omega)=\frac{C}{g_{\mathrm{m} 1}} \frac{\alpha-1}{\alpha} . \tag{4.12}
\end{equation*}
$$

The calculated group delay values with expected $g_{\mathrm{m}}$ values and alpha is compared with the simulation. Using the three capacitor values and alpha, group delay is calculated as shown in Figure 4.5.


Figure 4.5. Alpha vs. Group Delay, with $C=0.1,1,10 \mathrm{nF}$.

In Figure 4.5 calculated group delay and simulation values are in good match in the range of 0.1 to $0.8 \alpha$ values.

In addition to the ideal VCCS model of the circuit, there are output parasitic capacitors of the transistors. These capacitors values are not expected to affect the group delays significantly since their values are low. However, they affect -3 dB point at high frequencies.

As seen in Figure 4.2 and 4.3, there are two OTA blocks which have a capacitor connected between the output of them. The second OTA block transistor sizes are scaled with $\alpha$ which is a positive number smaller than 1 . Therefore, the transistor gate to drain or gate to source capacitors of the second block are expected to be lower than the first OTA block. That leading us the bigger capacitor value at the output will determine the dominant pole of the system at high frequencies, which is the output capacitor of the first block. Thus, the high frequency pole is formed by the first block's output stage.

The input current signal is connected to the drain of $M_{2}$ and $M_{4}$. It is also connected to the $M_{9}$ gate. There are 3 capacitor values that is connected to that node which are the three transistors' parasitic capacitors. The $M_{9}$ parasitic capacitors are negligible since the transistor size is scaled with $\alpha$. Remaining two capacitors are given by capacitors between the gate-source of the transistor $M_{2}$ and gate-drain capacitor of the transistor $M_{4}$, parallel to each other.

The gate-to-drain $\left(C_{\mathrm{gd}}\right)$ and gate-to-source $\left(C_{\mathrm{gs}}\right)$ capacitors of the first OTA stage are given by (4.13), the technology values of the gate to drain and gate to source capacitances are $7.9 \cdot 10^{-10} \mathrm{~F} / \mathrm{m}$ and $6.34 \cdot 10^{-10} \mathrm{~F} / \mathrm{m}$ for the n -channel and p-channel transistors, respectively. To achieve a realistic model of the circuit the output capacitor of the first stage, [25], is given as

$$
\begin{align*}
C_{\mathrm{gs} 2} & =C_{\mathrm{gs}_{0}} \cdot W_{2} \\
C_{\mathrm{gd} 4} & =C_{\mathrm{gd} 0_{\mathrm{n}}} \cdot W_{4}  \tag{4.13}\\
C_{\mathrm{o} 1} & =C_{\mathrm{gs} 2}+C_{\mathrm{gd} 4} .
\end{align*}
$$

The output capacitors of the first and second OTA are given as

$$
\begin{align*}
& C_{\mathrm{o} 1} \cong 9.13 \mathrm{fF}+2.84 \mathrm{fF}=11.97 \mathrm{fF}  \tag{4.14}\\
& C_{\mathrm{o} 2} \cong \alpha \cdot(9.13 \mathrm{fF}+2.84 \mathrm{fF})=\alpha \cdot 11.97 \mathrm{fF}
\end{align*}
$$

respectively.

The output capacitance of the first block is parallel with the output resistance of the first OTA block, which is formed by the transistors $M_{2}$ and $M_{4}$ output resistances, given as

$$
\begin{equation*}
R_{o 1}=r_{o 2} \| r_{o 4} \tag{4.15}
\end{equation*}
$$

Hence, the transfer function in (4.2) can be expressed as

$$
\begin{equation*}
H(s)=\frac{V_{\mathrm{o}}}{I_{\mathrm{in}}}=\frac{1}{g_{\mathrm{m} 9}} \frac{g_{\mathrm{m} 9}+s C}{g_{\mathrm{m} 1}+s C} \frac{1}{1+s R_{o 1} C_{o 1}} . \tag{4.16}
\end{equation*}
$$

The NGD value and the operation range are expected to be inversely proportional to each other as mentioned in the Chapter 2. To determine the negative group delay operation range the dominant zero of the system is calculated. In the transfer function (4.16), there are one zero and pole and one additional pole at high frequencies because of the parasitic capacitances. The zero exists at lower frequency than the pole. In that value of frequency the gain is increased by 3 dB . Therefore, the dominant zero of the system does not determine the group delay value change from negative to positive. However, that value determines the NGD value change approximately $10 \%$ compared to the NGD value at low frequency of the system. Therefore, when $\alpha$ is 0.125 the dominant zero is calculated as

$$
\begin{equation*}
f_{\mathrm{NGD}_{\text {cross }}}=\frac{g_{\mathrm{m} 9}}{2 \pi C}=8.95 \mathrm{kHz} \tag{4.17}
\end{equation*}
$$

to represent the NGD operation range of the circuit. On the other hand, the dominant pole of the system determines the 3 dB gain drop of the system, indicated as

$$
\begin{equation*}
f_{3 d B}=\frac{g_{m 1}}{2 \pi C}=71.6 \mathrm{kHz} \tag{4.18}
\end{equation*}
$$

while the gain value beyond this frequency is given by (4.7). The dominant capacitance of the system is equal to $C$. Note that the output resistance of the first OTA is approximately $75 \mathrm{k} \Omega$, which is equal to $r_{o 2} \| r_{o 4}$ given in equation (4.15).

The capacitor values of the $\mathrm{OTA}_{1}$ are given in (4.14), the high-frequency pole of the NGD circuit can be calculated as

$$
\begin{equation*}
f_{-3 \mathrm{~dB}_{h f}}=\frac{1}{2 \pi C_{\mathrm{o} 1} \times 75 \cdot 10^{3}}=178 \mathrm{MHz} \tag{4.19}
\end{equation*}
$$

The transfer function at low frequency is given as

$$
\begin{equation*}
\frac{V_{o}}{I_{i n}}=\frac{1}{g_{m 9}} \frac{g_{m 9}+s C}{g_{m 1}+s C} . \tag{4.20}
\end{equation*}
$$

To test the circuit with $C=1 \mathrm{nF}, \alpha=0.125$, and using the parameter in Table 2.4, the group delay is calculated to be $-15.50 \mu \mathrm{~s}$. The dominant zero of the system determines the group delay change of the system, as indicated in (4.17).

The AC response of the system with selected parameters are given in Figure 4.6. The group delay is seen to increase at frequencies higher than 1 kHz and the value is negative until about 10 kHz . The flatness of the group delay is important in terms of distortion of the input signal as mentioned in the previous chapters. Therefore, the time domain analysis is done using an input signal at 1 kHz . After the group delay becomes positive the gain increase is seen in the Figure 4.6.

(b)

Figure 4.6. Simulated (a) magnitude and phase-frequency responses,
(b) Transimpedance magnitude gain and group delay-frequency responses for

$$
C=1 \mathrm{nF} \text { and } \alpha=0.125
$$

The time domain simulation is done with a single tone current input @1kHz and 1 ms delay. The end of the cycles a small oscillation may occur at the output, [5]. To show that the signal that is given to the system is opened 1 ms after the simulation started, 4.7, 4.8. A voltage bias of value 0.6 V is used for the circuit to keep the second block transistors in the saturation region. Figure 4.7 shows that a DC offset of 730 mV exists at the output due to the not symmetrical supply voltages.


Figure 4.7. Time Domain Simulation $V_{\text {out }}$ and $I_{\text {in }}, \mathrm{f}=1 \mathrm{kHz}$.


Figure 4.8. Time Domain Simulation $V_{\text {out }}$ and $I_{\text {in }}$, Zoomed version of above Figure between $0.8-1.5 \mathrm{~ms}$.

The zoomed plot is shown to visualize NGD better in Figure 4.8. The post-layout results can be seen in 4.9 and 4.10. 4.10 shows a gain difference between the pre-layout simulation and the post-layout simulation about 5 dB . In addition to that, the gain difference after the NGD operation region is 10 dB . The post-layout shows a better result in terms of the gain and positive group delay gain difference. The layout of the circuit is given in 4.11 , for the design $\alpha$ is selected as 0.125 . The MOSFET dimensions used in Spice and Layout are given in Table 4.2.


Figure 4.9. Time Domain Simulation $V_{o u t}$ and $I_{\text {in }}$.


Figure 4.10. AC Response Comparison.

Moreover, the results are summarized and given in Table 4.3.


Figure 4.11. The layout of the designed NGD with the dimension of $21.6 \mu \mathrm{~m} \times$ $17.1 \mu \mathrm{~m}$.

Table 4.2. The Transistor Dimensions.

| Transistors | W | L | $\mathrm{W} / \mathrm{L}$ |
| :--- | :--- | :--- | :--- |
| $M_{1,2}$ | $14.4 \mu m$ | $0.36 \mu m$ | 40 |
| $M_{3,4}$ | $3.6 \mu m$ | $0.36 \mu m$ | 10 |
| $M_{5,6}$ | $28.8 \mu m$ | $0.36 \mu m$ | 80 |
| $M_{9,10}$ | $1.80 \mu m$ | $0.36 \mu m$ | 5 |
| $M_{11,12}$ | $0.36 \mu m$ | $0.36 \mu m$ | 1 |
| $M_{7,8}$ | $3.60 \mu m$ | $0.36 \mu m$ | 10 |
| $M_{13}$ | $0.72 \mu m$ | $0.36 \mu m$ | 2 |

### 4.3.1. Audio Processing

To give a real life example to the study an example audio record is given to the system as an input to test to circuit with different input other than sinusoidal.

Table 4.3. Brief comparison of the simulation results.

| $\boldsymbol{\alpha}=\mathbf{0 . 1 2 5}$ | GD | NGD Operation <br> Range | $f_{-3 \mathrm{sB}_{h f}}$ | Transimpedance <br> Gain at the <br> nGD <br> Operation |
| :--- | :--- | :--- | :--- | :--- |
|  | $(\boldsymbol{\mu s})$ | $(\mathrm{kHz})$ | Frequencies <br> $(\mathrm{dB})$ |  |
| Calculation | -15.50 | 8.95 | 178 | 66.88 |
| LTspice pre- <br> layout simulation | -18.21 | 7.05 | 173 | 59.95 |
| Magic post- <br> layout simulation | -18.37 | 7.73 | 210 | 60.11 |

The time domain results are given in 4.12 and 4.13. The audio record is bandlimited @ 9 kHz to be inside the negative group delay operation range. This is achieved by using a digital filter without the LPF circuit in Figure 2.14. The signals are normalized without the offset.


Figure 4.12. Time Domain Simulation $V_{\text {out }}$ and $I_{\text {in }}$ for Audio Input.
4.3.1.1. Cross-Correlation and RMSE. The calculated RMSE for normalized audio signal is 0.0470 using the equation (1.10).


Figure 4.13. Time Domain Simulation $V_{o u t}$ and $I_{\text {in }}$, Time Advancement, Zoom.

Moreover, the cross-correlation of the output of the NGD and the input is investigated to confirm the NGD value and the show the correlation [22]. The result is shown in Figure 4.14.


Figure 4.14. The Audio input and output of the NGDC Cross-correlation Calculation, $44 \mathrm{x} 411.27 \mathrm{~ns}, 18.08 \mu \mathrm{~s}$ Time Advance on the Output.

### 4.3.2. Mackey-Glass Discrete Time Series Analysis

The Mackey-Glass equations are used in several biological models. In addition to an audio signal and single tone sinusoidal to the NGD circuit, a discrete time MackeyGlass input data is constructed to test the circuit similar to the study [20]. The Mackey-Glass equation [20] is given as

$$
\begin{equation*}
\frac{d x(t)}{d t}=\frac{a x(t-\tau)}{1+x(t-\tau)^{10}}-b x(t) . \tag{4.21}
\end{equation*}
$$

The parameters for selected to test the circuit are $a=0.22, b=0.1, \tau=22$, where the $\tau$ is delay constant. The time steps are used to test circuit is $10 \mu \mathrm{~s}$. And the initial condition is selected as $1.2 \times 10^{-6}$, to be in the current input limit in the range of tens of $\mu A$. The Time domain analysis of the circuit is given in Figure 4.15.
4.3.2.1. Cross-Correlation and RMSE. The calculated RMSE for the Mackey-Glass is 0.0331. The cross-correlation is seen in Figure 4.16. The time advance is $164 \mu$ s which is well-correlated the time advance calculation using the equation (4.12) which gives $155 \mu$ s with $C=10 n F$.

(b)

Figure 4.15. Simulated (a) Mackey-Glass Time Series Input to the System $C=10 n F$, (b) Zoomed Time Advance.

### 4.3.3. Comparison of Operation Ranges

The NGD value and the NGD circuit's operation frequency limit are inversely proportional. As a result, the F.O.M is calculated in the same way as in the study [19], given in the equation (2.21). The product of the operation range and the NGD value is given in Table 4.4. A more negative number indicates better F.O.M.


Figure 4.16. Cross-correlation of Mackey-Glass Time Series, 1032x159.17ns, $164.26 \mu \mathrm{~s}$ Time Advance on the Output.

The comparison of several NGD studies are summarized in Table 4.4.

Table 4.4. Comparison of the NGD Studies.

| Study | GD | NGD Operation <br> Range <br> $(\mu \mathrm{s})$ | F.O.M | Circuit Structure |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $(\mathrm{kHz})$ | $-294 \cdot 10^{-3}$ | Passive <br> Network | RL-RC |  |
| $[6]$ | -74.5 | 3.95 | $-120 \cdot 10^{-3}$ | OA Based Active <br> Filter  |
| $[21]$ | -12000 | $0.010^{1}$ | $-100 \cdot 10^{-3}$ | Passive <br> Network |
| $[19]$ | -100 | 1 | $-8 \cdot 10^{-3}$ | Cascaded <br> Based Active Filter |
| $[10]$ | -0.8 | 10 | $-142 \cdot 10^{-3}$ | OTA-C Based Active <br> Filter |
| This Study | -18.37 | 7.73 |  |  |

[^0]
## 5. EXPERIMENTAL VERIFICATION

The setup in Figure 2.14 is built with a LPF and NGDC to show NGD value is in conformity with the simulations. For the setup, Circuit 8 in Figure 2.10 is used with one AD844AN, one OP200 for LPF, a signal generator AFG3032C Tektronix, a signal analyzer MDO3104 Tektronix and a dual voltage supply SPD-3606 GW INSTEK. For the supply of the CFOA's $12 \mathrm{~V},-12 \mathrm{~V}$ is used. The component values used for the 4 th order LPF and for NGDC are given in Table 5.1 and 5.2, respectively. The given passive component values are belong to the circuit schematic in Figure 2.14.

Table 5.1. The Component Values of LPF.

| Components | Value |
| :--- | :--- |
| $R_{1 s 1}$ | $9.64 \mathrm{k} \Omega$ |
| $R_{2 s 1}$ | $11.76 \mathrm{k} \Omega$ |
| $C_{1 s 1}$ | 116 nF |
| $C_{2 s 1}$ | 100 nF |
| $R_{1 s 2}$ | $5.71 \mathrm{k} \Omega$ |
| $R_{2 s 2}$ | $6.57 \mathrm{k} \Omega$ |
| $C_{1 s 2}$ | 262 nF |
| $C_{2 s 2}$ | 95 nF |

Table 5.2. The Component Values of NGDC.

| Components | Value |
| :--- | :--- |
| $R_{1}$ | $9.8 \mathrm{k} \Omega$ |
| $R_{2}$ | $10.26 \mathrm{k} \Omega$ |
| $R_{3}$ | $9.8 \mathrm{k} \Omega$ |
| $C_{1}$ | 22 nF |
| $C_{2}$ | 22 nF |

Moreover, to show NGDC operation range change with respect to capacitor, a single tone sinusoidal input is given to the system with 2 different set of the capacitor values. Test 1 is done with $C_{1}=C_{2}=2.2 \mathrm{nF}$, Test 2 is done with $C_{1}=C_{2}=22 \mathrm{nF}$, shown in Figure 5.2, 5.3 respectively.

(a)

(b)

Figure 5.1. (a)The input pulse signal and the output of the LPF and NGDC, (b) about $100 \mu \mathrm{~s}$ NGD value, Yellow is the output of the NGDC, Purple is the output of the LPF, Blue is the input square wave.

(a)


Figure 5.2. (a) $10 \mu \mathrm{~s}$ NGD Result for Test 1, (b) The NGD Break at 7 kHz , Yellow is the output of the NGDC, Blue is the input of the NGDC.

Applying the equation (1.10) gives us the following results summarized in Table 5.3. The comparison of error between this study and two studies are given in Table 5.4.

(a)

(b)

Figure 5.3. (a) $98.40 \mu \mathrm{~s}$ NGD for Test 2, (b) The NGD Break at 700 Hz , Yellow is the output of the NGDC, Blue is the input of the NGD.

Table 5.3. The Circuit 8 Results.

|  |  | Calculation | Simulation | Test 1 |
| :--- | :--- | :--- | :--- | :--- |
| NGD |  | $108 \mu \mathrm{~s}$ | $101.6 \mu \mathrm{~s}-$ | $10 \mu \mathrm{~s}$ |
| $112.5 \mu \mathrm{~s}$ | $98.40 \mu \mathrm{~s}$ |  |  |  |
| Flat Group $\quad$ Delay |  |  |  |  |
| Range |  |  |  |  | 1Hz-650Hz | $1 \mathrm{~Hz}-650 \mathrm{~Hz}$ | 7 kHz | 700 Hz |
| :--- | :--- | :--- | :--- | :--- |

Table 5.4. The Comparison of Errors.

| Reference | This Study | $[10]$ | $[19]$ (a) |
| :--- | :--- | :--- | :--- |
| NGD | $100 \mu \mathrm{~s}$ | 800 ns | $100 \mu \mathrm{~s}$ |
| Flat Group Delay | 650 Hz | 10 kHz | $\cong 150 \mathrm{~Hz}^{*}$ |
| Range |  |  |  |
| RMSE (Single Tone) | 0.0086 | 0.0674 | 0.0013 |
| RMSE (Audio Record) | 0.0154 | 0.0012 | 0.0053 |

*The NGD operation range is 1 kHz [19]

## 6. CONCLUSION

In this thesis, a mathematical model for NGD design is established while taking into consideration earlier discoveries in the literature. The design process is described for active analog NGD circuits. A variety of application cases' functionality is also shown through simulation and experimental verification. The NGD is tested using a single sinusoidal input in the voltage and current modes for one of the CFOA-based circuits and the OTA-C-based circuit. Examples of time series and audio processing are given for the NGD circuits being discussed. It has been demonstrated that these NGD circuits provide a solution to time delay issues in electronic systems. The application areas of NGD can be summarized as in Figure 6.1.


Figure 6.1. The NGD Application Areas.

### 6.1. Discussion

In the thesis first and second order single CFOA based new NGD topologies are introduced, giving a design methodology. The simulation results show that this kind of active NGD circuits are suitable for low frequency signals. In the range of $1 \mathrm{~Hz}-650 \mathrm{~Hz}$ a $[-108 \mu \mathrm{~s}-(-112) \mu \mathrm{s}]$, group delay is achieved with proposed component values. With this kind of active NGD circuit topologies it is shown that without gain dependency a certain NGD value can be achieved with a specific NGD operation frequency range.

Advantages and disadvantages of CFOA based active NGD circuit:

- Easy to design
- NGD value is independent from gain
- Requiring higher area compared to other studies, requires passive components
- Adjusting NGD depends on the passive component values
- Low quality and poor choice of passive components may result oscillations at the output

Furthermore a first order NGD circuit is presented which is suitable for voltage controllable NGD application areas. An example design is included to show time advance depending on the controlled voltage value.

Advantages and disadvantages of MOSFET realization of the NGD circuit:

- Easy to design
- NGD value is not directly dependent to gain
- Requiring lower area compared to other studies
- NGD is easy to adjust with voltage
- NGD operation frequency range and the NGD value is lower compared to other studies

Moreover, an OTA-C Based active NGDC is introduced without resistors. A flexible NGD value is achievable with varying capacitor values, $-200 \mu \mathrm{~s}$ to -100 ns . The NGDC chip area is small compared to most other active NGDC studies. This kind of study will be suitable for a current output sensor delay compensation as the simulations show.

Advantages and disadvantages of OTA-C based transimpedance-mode NGD circuit:

- Complex design compared to other studies
- NGD value is obtained with integrated circuit
- NGD value is independent from gain
- Requiring lower area compared to other studies
- Adjusting NGD depends on the transistor sizes
- Designing a linearly distributed parallel NGD array is complex compared to other studies
- More flexible compared to other active NGD filter studies


### 6.2. Possible Future Applications

A NGD circuit can be utilized in a system with a temperature or pressure sensor to anticipate the input signal in addition to the examples that have been shown. A single NGD structure was also used in this study to assess the NGD value. A parallel array of the introduced circuits may provide multiple input delay compensation in later research for a system needs varying NGD values for the different specific inputs.

## REFERENCES

1. Kitano, M., T. Nakanishi and K. Sugiyama, "Negative Group Delay and Superluminal Propagation: An Electronic Circuit Approach", IEEE Journal of Selected Topics in Quantum Electronics, Vol. 9, pp. 43-51, 2003.
2. Mitchell, M. W. and R. Y. Chiao, "Negative Group Delay and "Fronts" in a Causal System: An Experiment with Very Low Frequency Bandpass Amplifiers", Physics Letters A, Vol. 230, No. 3-4, pp. 133-138, 1997.
3. Garrett, C. G. B. and D. E. McCumber, "Propagation of a Gaussian Light Pulse Through an Anomalous Dispersion Medium", Physical Review A, Vol. 1, pp. 305313, Feb 1970.
4. Munday, J. N. and R. H. Henderson, "Superluminal Time Advance of a Complex Audio Signal", Applied Physics Letters, Vol. 85, No. 3, pp. 503-505, 2004.
5. Diener, G., "Superluminal Group Velocities and Information Transfer", Physics Letters A, Vol. 223, No. 5, pp. 327-331, 1996.
6. Wan, F., X. Miao, B. Ravelo, Q. Yuan, J. Cheng, Q. Ji and J. Ge, "Design of MultiScale Negative Group Delay Circuit for Sensors Signal Time-Delay Cancellation", IEEE Sensors Journal, Vol. 19, No. 19, pp. 8951-8962, 2019.
7. Nakanishi, T., K. Sugiyama and M. Kitano, "Demonstration of Negative Group Delays in a Simple Electronic Circuit", American Journal of Physics, Vol. 70, No. 11, pp. 1117-1121, 2002.
8. Choi, H., "Development of Negative-Group-Delay Circuit for High-Frequency Ultrasonic Transducer Applications", Sensors and Actuators A: Physical, Vol. 299, p. 111616, 2019.
9. Voss, H. U., "A Delayed-Feedback Filter with Negative Group Delay", Chaos, Vol. 28, p. 113113, 2018.
10. Abuelma'atti, M. T. and Z. J. Khalifa, "A New CFOA-Based Negative Group Delay Cascadable Circuit", Analog Integrated Circuits and Signal Processing, Vol. 95, No. 2, pp. 351-355, 2018.
11. Erickson, S. J., M. Khaja and M. Mojahedi, "Time and Frequency Domain Measurements for an Active Negative Group Delay Circuit", Proceedings of the IEEE Antennas and Propagation Society International Symposium, Vol. 3, pp. 790-793, Washington, DC, 2005.
12. Sinharay, A., R. Rakshit, A. Khasnobish, T. Chakravarty, D. Ghosh and A. Pal, "The Ultrasonic Directional Tidal Breathing Pattern Sensor: Equitable Design Realization Based on Phase Information", Sensors, Vol. 17, No. 8, p. 1853, 2017.
13. Shao, T., Z. Wang, S. Fang, H. Liu and Z. N. Chen, "A Full-Passband Linear-Phase Band-pass Filter Equalized with Negative Group Delay Circuits", IEEE Access, Vol. 8, pp. 43336-43343, 2020.
14. Jeong, Y., H. Choi and C. Kim, "Experimental Verification for Time Advancement of Negative Group Delay in RF Electronic Circuits", Electronics Letters, Vol. 46, No. 4, pp. 306-307, 2010.
15. Xiao, J.-K., Q.-F. Wang and J.-G. Ma, "A Matched Negative Group Delay Circuit and Its Integration with an Unequal Power Divider", IEEE Access, Vol. 7, pp. 113578-113588, 2019.
16. Yuan, A., S. Fang, Z. Wang and H. Liu, "A Novel Multifunctional Negative Group Delay Circuit for Realizing Band-Pass, High-Pass and Low-Pass", Electronics, Vol. 10, No. 14, p. 1742, 2021.
17. Tamasevicius, A., E. Tamaseviciute and S. Bumeliene, "Taylor Type Analog

Predictor for Fast Signal Processing", Proceedings of the IEEE International Conference on Signal Processing and Communications, pp. 309-312, Dubai, 2007.
18. Mykolaitis, G., K. Pyragas, M. Meškauskas and A. Tamaševičius, "Signal Prediction Using Active Filters", IEICE Proceedings Series, Vol. 40, The Institute of Electronics, Information and Communication Engineers, Bruges, 2005.
19. Wan, F., Z. Yuan, B. Ravelo, J. Ge and W. Rahajandraibe, "Low-Pass NGD Voice Signal Sensoring With Passive Circuit", IEEE Sensors Journal, Vol. 20, No. 12, pp. 6762-6775, 2020.
20. Pyragiene, T. and K. Pyragas, "Design of a Negative Group Delay Filter via Reservoir Computing Approach: Real-time Prediction of Chaotic Signals", Physics Letters A, Vol. 383, No. 25, pp. 3088-3094, 2019.
21. Solli, D., R. Y. Chiao and J. M. Hickmann, "Superluminal Effects and Negative Group Delays in Electronics, and Their Applications", Physical Review E, Vol. 66, No. 5, p. 056601, 2002.
22. Ravelo, B., F. Wan and J. Ge, "Anticipating Actuator Arbitrary Action With a Low-Pass Negative Group Delay Function", IEEE Transactions on Industrial Electronics, Vol. 68, No. 1, pp. 694-702, 2020.
23. Cicekoglu, O., H. Kuntman and S. Berk, "All-pass Filters Using a Single Current Conveyor", International Journal of Electronics, Vol. 86, No. 8, pp. 947-955, 1999.
24. Çiçekli, H., İ. Karacan and A. Gökçen, "Current Operational Amplifier Based Voltage-mode MOS-C All-pass Filter and Its Application", Politeknik Dergisi, Vol. 23, No. 2, pp. 409-414, 2020.
25. Sedra, A. S., K. C. Smith, T. C. Carusone and V. Gaudet, Microelectronic Circuits, Vol. 4, Oxford University Press New York, 2004.
26. Amiri, P., Z. Kordrostami and K. Hassanli, "Design of a MEMS Bionic Vector

Hydrophone with Piezo-gated MOSFET Readout", Microelectronics Journal, Vol. 98, p. 104748, 2020.
27. Coraucci, G. d. O. and F. Fruett, "Silicon Multi-Stage Current-Mode Piezoresistive Pressure Sensor", Sensors, pp. 1770-1774, 2010.
28. Saidane, A., R. Schaumann and M. E. V. Valkenburg, "Design of Analog Filters", Oxford University Press, Microelectronics Journal, Vol. 5, No. 33, p. 511, 2002.
29. Tamaseviciute, E., S. Bumeliene and A. Tamasevicius, "Using Taylor Predictor to Improve Stabilization of Steady State in Third-Order Chaotic System", Proceedings of the 18th European Conference on Circuit Theory and Design, pp. 719-722, Seville, 2007.

## APPENDIX A: AD844AN Spice Model

* AD844A SPICE Macro-model 7/91, Rev. A * JCB / PMI * * * This version of the AD844 model simulates the worst case * parameters of the 'A' grade. The worst case parameters * used correspond to those in the data sheet. * * Copyright 1991 by Analog Devices, Inc. * * Refer to "README.DOC" file for License Statement. Use of this model * indicates your acceptance with the terms and provisions in the License Statement. * * Node assignments * non-inverting input * - inverting input * - positive supply * — - - negative supply ${ }^{*}$ - — - - output * — — - - compensation node * — — ———.SUBCKT AD844A 1299502812 ** INPUT STAGE * R1 998 1E3 R2 1050 1E3 V1 9996.6 D1 98 DX V2 11506.6 D2 1011 DX I1 995 200E-6 I2 450 200E-6 Q1 5035 QP Q2 9934 QN Q3 8630 QN Q4 10 730 QP R3 56 300E3 R4 47 300E3 C1 996 8.8E-15 C2 $5078.8 \mathrm{E}-15$ * * INPUT ERROR SOURCES * GB1 991 POLY(1) 122 400E-9 150E-9 GB2 9930 POLY(1) 1 22 450E-9 160E-9 VOS 31 300E-6 LS1 302 1E-8 CS1 992 1E-12 CS2 502 1E-12 * EREF $9702201^{*}$ *GAIN STAGE and DOMINANT POLE * R5 1297 2.2E6 C3 12 97 5.5E-12 G1 9712998 1E-3 G2 12971050 1E-3 V3 99135.3 V4 14505.3 D3 12 13 DX D4 1412 DX * * POLE AT 70 MHZ * R8 1797 1E6 C4 1797 3.18E-15 G4 97171222 1E-6 * * POLE AT 300 MHZ * R12 2197 1E6 C8 2197 0.318E-15 G8 97 211722 1E-6 * * OUTPUT STAGE * ISY 9950 6.1E-3 R13 2299 16.7E3 R14 2250 16.7E3 R15 279930 R16 275030 L2 2728 6E-8 G9 25502127 33.33E-3 G10 2650 2721 33.33E-3 G11 27999921 33.33E-3 G12 50272150 33.33E-3 V5 2327 0.5 V6 2724 0.5 D5 2123 DX D6 2421 DX D7 9925 DX D8 9926 DX D9 5025 DY D10 5026 DY * * MODELS USED * .MODEL QN NPN(BF=1E9 IS=1E-15) .MODEL QP PNP(BF=1E9 IS=1E-15) .MODEL DX D(IS=1E-15) .MODEL DY D(IS=1E-15 $\mathrm{BV}=50$ ) .ENDS


## APPENDIX B: Transistor Spice Models

*SPICE 3f5 Level 8, Star-HSPICE Level 49, UTMOST Level 8 * DATE: Jul 29/05 * LOT: T55U WAF: 3003 * Temperature parameters=Default .MODEL nfet NMOS $($ LEVEL $=8+$ VERSION $=3.1 \mathrm{TNOM}=27 \mathrm{TOX}=4.1 \mathrm{E}-9+\mathrm{XJ}=1 \mathrm{E}-7 \mathrm{NCH}=$ $2.3549 \mathrm{E} 17 \mathrm{VTH} 0=0.3719233+\mathrm{K} 1=0.5847845 \mathrm{~K} 2=1.987508 \mathrm{E}-3 \mathrm{~K} 3=1 \mathrm{E}-3+\mathrm{K} 3 \mathrm{~B}=$ $3.846051 \mathrm{~W} 0=1.00001 \mathrm{E}-7 \mathrm{NLX}=1.66359 \mathrm{E}-7+\mathrm{DVT} 0 \mathrm{~W}=0 \mathrm{DVT} 1 \mathrm{~W}=0 \mathrm{DVT} 2 \mathrm{~W}=$ $0+\mathrm{DVT} 0=1.616073 \mathrm{DVT} 1=0.4422105 \mathrm{DVT} 2=0.0205098+\mathrm{U} 0=276.4769418 \mathrm{UA}$ $=-1.287181 \mathrm{E}-9 \mathrm{UB}=2.249816 \mathrm{E}-18+\mathrm{UC}=5.695845 \mathrm{E}-11 \mathrm{VSAT}=1.050018 \mathrm{E} 5 \mathrm{~A} 0=$ $1.8727159+\mathrm{AGS}=0.4223855 \mathrm{~B} 0=-8.460618 \mathrm{E}-9 \mathrm{~B} 1=-1 \mathrm{E}-7+\mathrm{KETA}=-6.583564 \mathrm{E}-3$ $\mathrm{A} 1=0 \mathrm{~A} 2=0.8925017+\mathrm{RDSW}=105 \mathrm{PRWG}=0.5 \mathrm{PRWB}=-0.2+\mathrm{WR}=1$ WINT $=0$ LINT $=1.509138 \mathrm{E}-8+\mathrm{XL}=0 \mathrm{XW}=-1 \mathrm{E}-8 \mathrm{DWG}=-3.993667 \mathrm{E}-9+\mathrm{DWB}=$ $1.211844 \mathrm{E}-8$ VOFF $=-0.0926198$ NFACTOR $=2.4037852+\mathrm{CIT}=0 \mathrm{CDSC}=2.4 \mathrm{E}-$ $4 \mathrm{CDSCD}=0+\mathrm{CDSCB}=0$ ETA $0=2.64529 \mathrm{E}-3 \mathrm{ETAB}=-1.113687 \mathrm{E}-5+\mathrm{DSUB}$ $=0.0107822$ PCLM $=0.7114924$ PDIBLC1 $=0.1861265+\mathrm{PDIBLC} 2=2.341517 \mathrm{E}-3$ PDIBLCB $=-0.1$ DROUT $=0.708139+$ PSCBE1 $=8 \mathrm{E} 10$ PSCBE2 $=9.186022 \mathrm{E}-10$ PVAG $=5.128699 \mathrm{E}-3+\mathrm{DELTA}=0.01 \mathrm{RSH}=6.5 \mathrm{MOBMOD}=1$
$+\mathrm{PRT}=0$ UTE $=-1.5 \mathrm{KT} 1=-0.11+\mathrm{KT} 1 \mathrm{~L}=0 \mathrm{KT} 2=0.022 \mathrm{UA} 1=4.31 \mathrm{E}-$ $9+\mathrm{UB} 1=-7.61 \mathrm{E}-18 \mathrm{UC} 1=-5.6 \mathrm{E}-11 \mathrm{AT}=3.3 \mathrm{E} 4+\mathrm{WL}=0 \mathrm{WLN}=1 \mathrm{WW}=0$ $+\mathrm{WWN}=1 \mathrm{WWL}=0 \mathrm{LL}=0+\mathrm{LLN}=1 \mathrm{LW}=0 \mathrm{LWN}=1+\mathrm{LWL}=0 \mathrm{CAPMOD}$ $=2 \mathrm{XPART}=0.5+\mathrm{CGDO}=7.9 \mathrm{E}-10 \mathrm{CGSO}=7.9 \mathrm{E}-10 \mathrm{CGBO}=1 \mathrm{E}-12+\mathrm{CJ}=$ $9.604799 \mathrm{E}-4 \mathrm{~PB}=0.8 \mathrm{MJ}=0.3814692+\mathrm{CJSW}=2.48995 \mathrm{E}-10 \mathrm{PBSW}=0.8157576$ MJSW $=0.1055989+$ CJSWG $=3.3 \mathrm{E}-10$ PBSWG $=0.8157576 \mathrm{MJSWG}=0.1055989$ $+\mathrm{CF}=0$ PVTH0 $=-4.358982 \mathrm{E}-4$ PRDSW $=-5+\mathrm{PK} 2=2.550846 \mathrm{E}-4$ WKETA $=1.466293 \mathrm{E}-3$ LKETA $=-7.702306 \mathrm{E}-3+\mathrm{PU} 0=23.8250665 \mathrm{PUA}=1.058432 \mathrm{E}-10$ $\mathrm{PUB}=0+\mathrm{PVSAT}=1.294978 \mathrm{E} 3$ PETA $0=1.003158 \mathrm{E}-4$ PKETA $=-3.857329 \mathrm{E}-3)$ * . MODEL pfet PMOS $(\operatorname{LEVEL}=8+\mathrm{VERSION}=3.1 \mathrm{TNOM}=27 \mathrm{TOX}=4.1 \mathrm{E}-9+\mathrm{XJ}$ $=1 \mathrm{E}-7 \mathrm{NCH}=4.1589 \mathrm{E} 17 \mathrm{VTH} 0=-0.3955237+\mathrm{K} 1=0.5694604 \mathrm{~K} 2=0.0291529 \mathrm{~K} 3$ $=0.0997496+\mathrm{K} 3 \mathrm{~B}=13.9442535 \mathrm{~W} 0=1.003165 \mathrm{E}-6 \mathrm{NLX}=9.979192 \mathrm{E}-8+\mathrm{DVT} 0 \mathrm{~W}$ $=0 \mathrm{DVT} 1 \mathrm{~W}=0 \mathrm{DVT} 2 \mathrm{~W}=0+\mathrm{DVT} 0=0.5457988 \mathrm{DVT} 1=0.2640392 \mathrm{DVT} 2=0.1$
$+\mathrm{U} 0=118.0169799 \mathrm{UA}=1.591918 \mathrm{E}-9 \mathrm{UB}=1.129514 \mathrm{E}-21+\mathrm{UC}=-1 \mathrm{E}-10 \mathrm{VSAT}=$ $1.545232 \mathrm{E} 5 \mathrm{~A} 0=1.6956519+\mathrm{AGS}=0.3816925 \mathrm{~B} 0=4.590751 \mathrm{E}-7 \mathrm{~B} 1=1.607941 \mathrm{E}-6$ $+\mathrm{KETA}=0.0142165 \mathrm{~A} 1=0.4254052 \mathrm{~A} 2=0.3391698+\mathrm{RDSW}=168.2822665$ PRWG $=0.5 \mathrm{PRWB}=-0.5+\mathrm{WR}=1 \mathrm{WINT}=0 \mathrm{LINT}=3.011839 \mathrm{E}-8+\mathrm{XL}=0 \mathrm{XW}=-1 \mathrm{E}-8$ DWG $=-4.05222 \mathrm{E}-8$
$+\mathrm{DWB}=4.813652 \mathrm{E}-9 \mathrm{VOFF}=-0.099839 \mathrm{NFACTOR}=1.8347784+\mathrm{CIT}=0$ $\mathrm{CDSC}=2.4 \mathrm{E}-4 \mathrm{CDSCD}=0+\mathrm{CDSCB}=0 \mathrm{ETA} 0=0.201776 \mathrm{ETAB}=-0.1409866$ $+\mathrm{DSUB}=1.0474138 \mathrm{PCLM}=1.4195047$ PDIBLC1 $=2.422412 \mathrm{E}-4+\mathrm{PDIBLC} 2$ $=0.022477$ PDIBLCB $=-1 \mathrm{E}-3$ DROUT $=1.228009 \mathrm{E}-3+\mathrm{PSCBE} 1=1.245755 \mathrm{E} 10$ PSCBE2 $=3.598031 \mathrm{E}-9$ PVAG $=15.0414628+$ DELTA $=0.01 \mathrm{RSH}=7.5 \mathrm{MOBMOD}$ $=1+\mathrm{PRT}=0 \mathrm{UTE}=-1.5 \mathrm{KT} 1=-0.11+\mathrm{KT} 1 \mathrm{~L}=0 \mathrm{KT} 2=0.022 \mathrm{UA} 1=4.31 \mathrm{E}-9$ $+\mathrm{UB} 1=-7.61 \mathrm{E}-18 \mathrm{UC} 1=-5.6 \mathrm{E}-11 \mathrm{AT}=3.3 \mathrm{E} 4+\mathrm{WL}=0 \mathrm{WLN}=1 \mathrm{WW}=0+\mathrm{WWN}$ $=1 \mathrm{WWL}=0 \mathrm{LL}=0+\mathrm{LLN}=1 \mathrm{LW}=0 \mathrm{LWN}=1+\mathrm{LWL}=0 \mathrm{CAPMOD}=2 \mathrm{XPART}$ $=0.5+\mathrm{CGDO}=6.34 \mathrm{E}-10 \mathrm{CGSO}=6.34 \mathrm{E}-10 \mathrm{CGBO}=1 \mathrm{E}-12+\mathrm{CJ}=1.177729 \mathrm{E}-3$ $\mathrm{PB}=0.8467926 \mathrm{MJ}=0.4063096+\mathrm{CJSW}=2.417696 \mathrm{E}-10 \mathrm{PBSW}=0.851762 \mathrm{MJSW}$ $=0.3387253+$ CJSWG $=4.22 \mathrm{E}-10 \mathrm{PBSWG}=0.851762 \mathrm{MJSWG}=0.3387253+\mathrm{CF}$ $=0$ PVTH0 $=1.406461 \mathrm{E}-3$ PRDSW $=11.5261879+\mathrm{PK} 2=1.718699 \mathrm{E}-3 \mathrm{WKETA}=$ 0.0353107 LKETA $=-1.277611 \mathrm{E}-3+\mathrm{PU} 0=-1.4642384 \mathrm{PUA}=-6.79895 \mathrm{E}-11 \mathrm{PUB}=$ $1 \mathrm{E}-21+\mathrm{PVSAT}=50$ PETA0 $=1.003152 \mathrm{E}-4 \mathrm{PKETA}=-3.103298 \mathrm{E}-3)^{*}$


[^0]:    ${ }^{1}$ The study [21] based on a Gaussian-like pulse input, the pulse width is approximately 100 ms

